A 64 Gb/s Low-Power Transceiver for Short- Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS

被引:53
|
作者
Depaoli, Emanuele [1 ]
Zhang, Hongyang [2 ]
Mazzini, Marco [1 ]
Audoglio, Walter [1 ]
Rossi, Augusto Andrea [1 ]
Albasini, Guido [1 ]
Pozzoni, Massimo [1 ]
Erba, Simone [1 ]
Temporiti, Enrico [1 ]
Mazzanti, Andrea [2 ]
机构
[1] STMicroelectronics, Studio Microelettron, I-27100 Pavia, Italy
[2] Univ Pavia, Dept Elect Comp & Biomed Engn, I-27100 Pavia, Italy
关键词
56; Gb/s; analog transceiver; CEI-56G-VSR; CMOS; continuous-time linear equalizer (CTLE); fully depleted silicon-on-insulator (FDSOI); feed-forward equalizer (FFE); four-level pulse-amplitude modulation (PAM-4); serializer; wireline transceiver; FRONT-END; TRANSMITTER; ADC; EQUALIZATION;
D O I
10.1109/JSSC.2018.2873602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fully depleted silicon-on-insulator (FDSOI) for short-reach electrical links is presented. The receiver equalization relies on a flexible continuous-time linear equalizer (CTLE), providing a very accurate channel inversion through a transfer function that can be optimally adapted at low frequency, mid-frequency, and high frequency independently. The CTLE meets the performance requirements of CEI-56G-VSR without requiring the decision feedback equalizer (DFE) implementation. As a result, timing constraints for comparators in data and edge sampling paths may be relaxed by using track-and-hold (T& H) stages, saving power consumption. At the maximum speed, the receiver draws 180 mA from 1-V supply, corresponding to 2.8 mW/Gb/s only. The transmitter embeds a flexible feed-forward equalizer (FFE) which can be reconfigured to comply with legacy standards. A comparison between currentmode (CM) and voltage-mode (VM) TX drivers is proposed, proving through experiments that the latter yields larger PAM-4 eye openings, thanks to the intrinsically higher speed. The full transceiver (TX, RX, and clock generation) operates from 16 to 64 Gb/s in PAM-4 and 8 to 32 Gb/s in non-return-tozero (NRZ), and supports 2x and 4x oversampling to reduce data rate down to 2 Gb/s. A TX-to-RX link at 64 Gb/s, across a 16.8-dB-loss channel, reaches 10(-12) minimum bit-error rate (BER) and 0.19-UI horizontal eye opening at BER = 10(-6), with 5.02 mW/Gb/s power dissipation.
引用
收藏
页码:6 / 17
页数:12
相关论文
共 50 条
  • [41] A 100-Gb/s PAM-4 Optical Receiver With 2-Tap FFE and 2-Tap Direct-Feedback DFE in 28-nm CMOS
    Li, Hao
    Hsu, Chun-Ming
    Sharma, Jahnavi
    Jaussi, James
    Balamurugan, Ganesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (01) : 44 - 53
  • [42] Low-Power (1.5 pJ/b) Silicon Integrated 106 Gb/s PAM-4 Optical Transmitter
    Lambrecht, Joris
    Verbist, Jochem
    Ramon, Hannes
    Vanhoecke, Michael
    Bauwelinck, Johan
    Yin, Xin
    Roelkens, Gunther
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2020, 38 (02) : 432 - 438
  • [43] A Low-Power 40-Gb/s Pre-Emphasis PAM-4 Transmitter With Toggling Serializers
    Kwon, Dae-Hyun
    Kim, Minkyu
    Kim, Sung-Geun
    Choi, Woo-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (03) : 430 - 434
  • [44] A 10 Gb/s PAM-4 Transmitter With Feed-Forward Implementation of Tomlinson-Harashima Precoding in 28 nm CMOS
    Kang, Byungjun
    Jeong, Gyu-Seob
    Hwang, Jeongho
    Park, Kwanseo
    Do, Hyungrok
    Kim, Hyojun
    Ko, Han-Gon
    Choi, Moon-Chul
    Jeong, Deog-Kyoon
    IEEE ACCESS, 2021, 9 : 156789 - 156798
  • [45] A 100-Gb/s 3-m Dual-Band PAM-4 Dielectric Waveguide Link with 1.9 pJ/bit/m Efficiency in 28-nm CMOS
    Dens, Kristof
    Vaes, Joren
    Bluemm, Christian
    Guimaraes, Gabriel
    Gungor, Berke
    Xie, Changsong
    Dyck, Alexander
    Reynaert, Patrick
    2023 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC, 2023, : 13 - 16
  • [46] A 100-Gb/s 3-m Dual-Band PAM-4 Dielectric Waveguide Link with 1.9 pJ/bit/m Efficiency in 28-nm CMOS
    Dens, Kristof
    Vaes, Joren
    Bluemm, Christian
    Guimaraes, Gabriel
    Gungor, Berke
    Xie, Changsong
    Dyck, Alexander
    Reynaert, Patrick
    Digest of Papers - IEEE Radio Frequency Integrated Circuits Symposium, 2023, 2023-June : 13 - 16
  • [47] A Low-Power 0.5-6.6 Gb/s Wireline Transceiver Embedded in Low-Cost 28 nm FPGAs
    Savoj, Jafar
    Hsieh, Kenny Cheng-Hsiang
    An, Fu-Tai
    Gong, Jason
    Im, Jay
    Jiang, Xuewen
    Jose, Anup P.
    Kireev, Vassili
    Lim, Siok-Wei
    Roldan, Arianne
    Turker, Didem Z.
    Upadhyaya, Parag
    Wu, Daniel
    Chang, Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2582 - 2594
  • [48] A 16-Gb/s/Wire 4-Wire Short-Haul Transceiver With Balanced Single-Ended Signaling (BASES) in 28-nm CMOS
    Kim, Hyochang
    Seo, Hyeongmin
    Kim, Hyuntae
    Yoo, Changsik
    Han, Jaeduk
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (08) : 2799 - 2803
  • [49] An Inverter-Based Analog Front-End for a 56-Gb/s PAM-4 Wireline Transceiver in 16-nm CMOS
    Zheng, Kevin
    Frans, Yohan
    Ambatipudi, Sai Lalith
    Asuncion, Santiago
    Reddy, Hari Teja
    Chang, Ken
    Murmann, Boris
    IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (12): : 249 - 252
  • [50] An 80-Gb/s/pin Single-Ended Voltage-Mode PAM-4 Transmitter With a Pulsewidth Pre-Emphasis and a 4-Tap FFE in 28-nm CMOS
    Park, Jae-Koo
    Rho, Dae-Won
    Yang, Seung-Jae
    Choi, Woo-Young
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 519 - 528