A 64 Gb/s Low-Power Transceiver for Short- Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS

被引:53
|
作者
Depaoli, Emanuele [1 ]
Zhang, Hongyang [2 ]
Mazzini, Marco [1 ]
Audoglio, Walter [1 ]
Rossi, Augusto Andrea [1 ]
Albasini, Guido [1 ]
Pozzoni, Massimo [1 ]
Erba, Simone [1 ]
Temporiti, Enrico [1 ]
Mazzanti, Andrea [2 ]
机构
[1] STMicroelectronics, Studio Microelettron, I-27100 Pavia, Italy
[2] Univ Pavia, Dept Elect Comp & Biomed Engn, I-27100 Pavia, Italy
关键词
56; Gb/s; analog transceiver; CEI-56G-VSR; CMOS; continuous-time linear equalizer (CTLE); fully depleted silicon-on-insulator (FDSOI); feed-forward equalizer (FFE); four-level pulse-amplitude modulation (PAM-4); serializer; wireline transceiver; FRONT-END; TRANSMITTER; ADC; EQUALIZATION;
D O I
10.1109/JSSC.2018.2873602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fully depleted silicon-on-insulator (FDSOI) for short-reach electrical links is presented. The receiver equalization relies on a flexible continuous-time linear equalizer (CTLE), providing a very accurate channel inversion through a transfer function that can be optimally adapted at low frequency, mid-frequency, and high frequency independently. The CTLE meets the performance requirements of CEI-56G-VSR without requiring the decision feedback equalizer (DFE) implementation. As a result, timing constraints for comparators in data and edge sampling paths may be relaxed by using track-and-hold (T& H) stages, saving power consumption. At the maximum speed, the receiver draws 180 mA from 1-V supply, corresponding to 2.8 mW/Gb/s only. The transmitter embeds a flexible feed-forward equalizer (FFE) which can be reconfigured to comply with legacy standards. A comparison between currentmode (CM) and voltage-mode (VM) TX drivers is proposed, proving through experiments that the latter yields larger PAM-4 eye openings, thanks to the intrinsically higher speed. The full transceiver (TX, RX, and clock generation) operates from 16 to 64 Gb/s in PAM-4 and 8 to 32 Gb/s in non-return-tozero (NRZ), and supports 2x and 4x oversampling to reduce data rate down to 2 Gb/s. A TX-to-RX link at 64 Gb/s, across a 16.8-dB-loss channel, reaches 10(-12) minimum bit-error rate (BER) and 0.19-UI horizontal eye opening at BER = 10(-6), with 5.02 mW/Gb/s power dissipation.
引用
收藏
页码:6 / 17
页数:12
相关论文
共 50 条
  • [31] A 56-Gb/s PAM-4 Optical Transceiver with Nonlinear FFE for VCSEL Driver in 40nm CMOS
    Peng, Pen-Jui
    Huang, Hsiang-En
    Huang, Wei-Chien
    Lee, Po-Lin
    Lin, Ming-Wei
    Juang, Ying-Zong
    Tseng, Sheng-Hsiang
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [32] Design of CMOS 5 Gb/s 4-PAM Transceiver Front-end for Low-power Memory Interface
    Bae, Woorham
    Yoo, Byoung-Joo
    Jeong, Deog-Kyoon
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 49 - 52
  • [33] A 112-Gb/s PAM-4 Receiver with Ultra-Fine GainAdjustment CTLE and Novel Sample-and-Reset Slicer in 28-nm CMOS
    Tang, Renjie
    Wang, Ka'nan
    Sun, Huanfa
    Cao, Chenyao
    Wei, Shangjie
    Su, Yu
    He, Yukun
    Chen, Xi'an
    Yang, Haidong
    Lin, Shengzhang
    Xiao, Yang
    Lie, Min
    Wang, Lei
    Guo, Xiaoyan
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 297 - 300
  • [34] A 56-Gb/s Long-Reach Fully Adaptive Wireline PAM-4 Transceiver in 7-nm FinFET
    Pfaff, Dirk
    Moazzeni, Shahaboddin
    Gao, Leisheng
    Chuang, Mei-Chen
    Wang, Xin-Jie
    Palusa, Chai
    Abbott, Robert
    Ramirez, Rolando
    Amer, Maher
    Huang, Ming-Chieh
    Lin, Chih-Chang
    Kuo, Fred
    Chen, Wei-Li
    Goh, Tae Young
    Hsieh, Kenny
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (12): : 285 - 288
  • [35] A Low-Power Dual-Mode 20-Gb/s NRZ and 28-Gb/s PAM-4 Voltage-Mode Transmitter
    Yang, Hae-Woong
    Roshan-Zamir, Ashkan
    Song, Young-Hoon
    Palermo, Samuel
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 261 - 264
  • [36] A 2 x 56 Gb/s 0.78-pJ/b PAM-4 Crosstalk Cancellation Receiver With Active Crosstalk Extraction Technique in 28-nm CMOS
    Zhong, Liping
    Wu, Hongzhi
    Wu, Weitao
    Wang, Catherine
    Xiao, Wenbo
    Luo, Xiongshi
    Zhang, Yangyi
    Xu, Dongfan
    Wang, Wei
    Fan, Taiyang
    Li, Zhenghao
    Cheng, Xuxu
    Pan, Quan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (09) : 3008 - 3020
  • [37] A 64 Gb/s 2.09 pJ/b PAM-4 VCSEL Transmitter with Bandwidth Extension Techniques in 40 nm CMOS
    Do, Hyungrok
    Sull, Jung-Woo
    Lee, Seunghyun
    Lee, Kwangho
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [38] A 45Gb/s PAM-4 Transmitter Delivering 1.3Vppd Output Swing with 1V Supply in 28nm CMOS FDSOI
    Bassi, Matteo
    Radice, Francesco
    Bruccoleri, Melchiorre
    Erba, Simone
    Mazzanti, Andrea
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 66 - U82
  • [39] A 160-Gb/s 0.37-pJ/bit PAM4 Optical Receiver in 28-nm CMOS
    Wang, Leiming
    Luo, Xiongshi
    Xu, Dongfan
    Qiu, Zhang
    Yan, Yiyang
    Pan, Quan
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 333 - 336
  • [40] A 28/56 Gb/s NRZ/PAM-4 Dual-Mode Transmitter with Eye-Opening Enhancement in 28 nm CMOS
    Won, Jonghyeok
    Kim, Jintae
    ELECTRONICS, 2024, 13 (18)