A 64 Gb/s Low-Power Transceiver for Short- Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS

被引:53
|
作者
Depaoli, Emanuele [1 ]
Zhang, Hongyang [2 ]
Mazzini, Marco [1 ]
Audoglio, Walter [1 ]
Rossi, Augusto Andrea [1 ]
Albasini, Guido [1 ]
Pozzoni, Massimo [1 ]
Erba, Simone [1 ]
Temporiti, Enrico [1 ]
Mazzanti, Andrea [2 ]
机构
[1] STMicroelectronics, Studio Microelettron, I-27100 Pavia, Italy
[2] Univ Pavia, Dept Elect Comp & Biomed Engn, I-27100 Pavia, Italy
关键词
56; Gb/s; analog transceiver; CEI-56G-VSR; CMOS; continuous-time linear equalizer (CTLE); fully depleted silicon-on-insulator (FDSOI); feed-forward equalizer (FFE); four-level pulse-amplitude modulation (PAM-4); serializer; wireline transceiver; FRONT-END; TRANSMITTER; ADC; EQUALIZATION;
D O I
10.1109/JSSC.2018.2873602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fully depleted silicon-on-insulator (FDSOI) for short-reach electrical links is presented. The receiver equalization relies on a flexible continuous-time linear equalizer (CTLE), providing a very accurate channel inversion through a transfer function that can be optimally adapted at low frequency, mid-frequency, and high frequency independently. The CTLE meets the performance requirements of CEI-56G-VSR without requiring the decision feedback equalizer (DFE) implementation. As a result, timing constraints for comparators in data and edge sampling paths may be relaxed by using track-and-hold (T& H) stages, saving power consumption. At the maximum speed, the receiver draws 180 mA from 1-V supply, corresponding to 2.8 mW/Gb/s only. The transmitter embeds a flexible feed-forward equalizer (FFE) which can be reconfigured to comply with legacy standards. A comparison between currentmode (CM) and voltage-mode (VM) TX drivers is proposed, proving through experiments that the latter yields larger PAM-4 eye openings, thanks to the intrinsically higher speed. The full transceiver (TX, RX, and clock generation) operates from 16 to 64 Gb/s in PAM-4 and 8 to 32 Gb/s in non-return-tozero (NRZ), and supports 2x and 4x oversampling to reduce data rate down to 2 Gb/s. A TX-to-RX link at 64 Gb/s, across a 16.8-dB-loss channel, reaches 10(-12) minimum bit-error rate (BER) and 0.19-UI horizontal eye opening at BER = 10(-6), with 5.02 mW/Gb/s power dissipation.
引用
收藏
页码:6 / 17
页数:12
相关论文
共 50 条
  • [21] A 64Gb/s PAM-4 Transceiver Utilizing an Adaptive Threshold ADC in 16nm FinFET
    Wang, Luke
    Fu, Yingying
    LaCroix, MarcAndre
    Chong, Euhan
    Carusone, Anthony Chan
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 110 - +
  • [22] An Output Bandwidth Optimized 200-Gb/s PAM-4 100-Gb/s NRZ Transmitter With 5-Tap FFE in 28-nm CMOS
    Wang, Zhongkai
    Choi, Minsoo
    Lee, Kyoungtae
    Park, Kwanseo
    Liu, Zhaokai
    Biswas, Ayan
    Han, Jaeduk
    Du, Sijun
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (01) : 21 - 31
  • [23] A 112Gb/s Low-Noise PAM-4 Linear Optical Receiver in 28nm CMOS
    Shi, Yongjun
    Li, Dan
    Gao, Shengwei
    Zhang, Yihua
    Geng, Li
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [24] A low-power and high-data rate passive RFID transceiver using 28-nm CMOS technology
    Abdo, Ibrahim
    Odeh, Mutasem
    Shahroury, Fadi R.
    MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1426 - 1433
  • [25] A 32Gb/s 2.9pJ/b Transceiver for Sequence-Coded PAM-4 Signalling with 4-to-6dB SNR Gain in 28nm FDSOI CMOS
    Aurangozeb
    Dick, Carson
    Mohammad, Maruf
    Hossain, Masum
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 480 - +
  • [26] A 64 Gb/s/pin Single-Ended PAM-4 Transmitter With a Merged Preemphasis Capacitive-Peaking Crosstalk Cancellation Scheme for Memory Interfaces in 28-nm CMOS
    Wu, Weitao
    Wu, Hongzhi
    Zhong, Liping
    Cheng, Xuxu
    Luo, Xiongshi
    Xu, Dongfan
    Wang, Catherine
    Li, Zhenghao
    Pan, Quan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (01) : 205 - 216
  • [27] A 82 mW 28 Gb/s PAM-4 Digital Sequence Decoder with built-in Error correction in 28nm FDSOI
    Hossain, Masum
    Aurangozeb
    Hossain, A. K. M. Delwar
    Mohammad, Maruf
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 85 - 88
  • [28] A 56Gb/s Long Reach Fully Adaptive Wireline PAM-4 Transceiver in 7nm FinFET
    Pfaff, Dirk
    Moazzeni, Shahaboddin
    Gao, Leisheng
    Chuang, Mei-Chen
    Wang, Xin-Jie
    Palusa, Chai
    Abbott, Robert
    Ramirez, Rolando
    Amer, Maher
    Huang, Ming-Chieh
    Lin, Chih-Chang
    Kuo, Fred
    Chen, Wei-Li
    Goh, Tae Young
    Hsieh, Kenny
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C270 - C271
  • [29] A Low Power 100-Gb/s PAM-4 Driver with Linear Distortion Compensation in 65-nm CMOS
    Meng, Xiangyu
    Wei, Kangfeng
    Yu, Zhiyi
    Cai, Xinlun
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (01) : 7 - 13
  • [30] Design of a Noncoherent 100-Gb/s 3-m Dual-Band PAM-4 Dielectric Waveguide Link in 28-nm CMOS
    Dens, Kristof
    Vaes, Joren
    Bluemm, Christian
    Guimaraes, Gabriel
    Gungor, Berke
    Xie, Changsong
    Dyck, Alexander
    Reynaert, Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (05) : 1398 - 1408