Recent progress on negative capacitance tunnel FET for low-power applications: Device perspective

被引:17
作者
Upadhyay, Abhishek Kumar [1 ]
Rahi, Shiromani Balmukund [2 ]
Tayal, Shubham [3 ]
Song, Young Suh [4 ]
机构
[1] X FAB Dresden GmbH & Co KG, Grenzstr 28, D-01109 Dresden, Germany
[2] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur 208016, India
[3] SR Univ, Dept Elect & Commun Engn, Warangal 506371, India
[4] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
来源
MICROELECTRONICS JOURNAL | 2022年 / 129卷
关键词
Negative capacitance; NC-tunnel FET; Low power electronics; Subthreshold swing; Voltage pinning; FIELD-EFFECT TRANSISTORS; PART I; GATE; VOLTAGE; HYSTERESIS; SIMULATION; LANDAU; MOSFET; MODEL; TFET;
D O I
10.1016/j.mejo.2022.105583
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the present-day scenario of low-power electronics, there is a steady and increasing need for an adequate device that can counteract the power dissipation issue due to the consistent scaling of device dimensions. For this purpose, the evolution of low subthreshold swing (SS) based devices, especially with the negative capacitance (NC) techniques, has presented a well-favored solution. The NC of ferroelectrics (FE) materials could be widely utilized to provide the gate voltage (V-G) amplification under specific conditions to boost the performance of the MOS device, by addressing the ultimate fundamental limitation of Boltzmann Tyranny and offering the SS much lower than 60 mV/dec Along with the advent of this state-of-art NC technology, tunnel field-effect transistor (TFET) also emerges for accomplishing low SS and becomes one of the promising techniques for low-power applications. Incorporating these two principles (NC and tunneling) into a single device architecture enables the super-steep SS and remarkably low OFF current (I-OFF). This cutting-edge combination, negative capacitance tunnel FET (NC-TFET) device has opened up the possibility of an ultralow-power and high-performance device. This review paper mainly focuses on the theoretical background and recent progress in the field of NC-TFET with abundant quantum-mechanical models and various perspectives such as transistor perspective, analog circuit perspective, and future road map perspective.
引用
收藏
页数:13
相关论文
共 115 条
[1]  
Abelé N, 2005, INT EL DEVICES MEET, P1075
[2]   Engineering Negative Differential Resistance in NCFETs for Analog Applications [J].
Agarwal, Harshit ;
Kushwaha, Pragya ;
Duarte, Juan Pablo ;
Lin, Yen-Kai ;
Sachid, Angada B. ;
Kao, Ming-Yen ;
Chang, Huan-Lin ;
Salahuddin, Sayeef ;
Hu, Chenming .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) :2033-2039
[3]   A critical review of recent progress on negative capacitance field-effect transistors [J].
Alam, Muhammad A. ;
Si, Mengwei ;
Ye, Peide D. .
APPLIED PHYSICS LETTERS, 2019, 114 (09)
[4]  
Ali Saeidi, 2019, THESIS EPFL
[5]   Negative Capacitance Transistor to Address the Fundamental Limitations in Technology Scaling: Processor Performance [J].
Amrouch, Hussam ;
Pahwa, Girish ;
Gaidhane, Amol D. ;
Henkel, Joerg ;
Chauhan, Yogesh Singh .
IEEE ACCESS, 2018, 6 :52754-52765
[6]   Rethinking negative capacitance research [J].
不详 .
NATURE ELECTRONICS, 2020, 3 (09) :503-503
[7]  
[Anonymous], 2021, COVER PAGE IEEE ELEC, V42, P8
[8]  
[Anonymous], Physics of Semiconductor Devices
[9]   A Tunnel FET for VDD Scaling Below 0.6 V With a CMOS-Comparable Performance [J].
Asra, Ram ;
Shrivastava, Mayank ;
Murali, Kota V. R. M. ;
Pandey, Rajan K. ;
Gossner, Harald ;
Rao, V. Ramgopal .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) :1855-1863
[10]   A new definition of threshold voltage in Tunnel FETs [J].
Boucart, Kathy ;
Ionescu, Adrian Mihai .
SOLID-STATE ELECTRONICS, 2008, 52 (09) :1318-1323