A Time Amplifier Assisted Frequency-to-Digital Converter Based Digital Fractional-N PLL

被引:8
作者
Helal, Eslam [1 ]
Alvarez-Fontecilla, Enrique [1 ]
Eissa, Amr, I [1 ]
Galton, Ian [1 ]
机构
[1] Univ Calif San Diego, Elect & Comp Engn Dept, San Diego, CA 92092 USA
基金
美国国家科学基金会;
关键词
Averaging resistors; delta-sigma (Delta Sigma) modulation; digital phase-locked loop (PLL); dual-mode ring oscillator (DMRO); frequency synthesizer; frequency-to-digital converter (FDC); gain calibration; jitter; phase sampling; time amplifier (TA); TDC; SYNTHESIZER; JITTER; NOISE; CMOS;
D O I
10.1109/JSSC.2020.3048650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a wide input-range delay chain based time amplifier (TA) and its application to a 6.5-GHz digital fractional-N phase-locked loop (PLL). The TA includes a delay-averaging linearity enhancement technique and the PLL is based on an improved dual-mode ring oscillator (DMRO) delta-sigma (Delta Sigma) frequency-to-digital converter (FDC). The TA mitigates contributions to the PLL's phase noise from DMRO flicker noise, which would otherwise degrade the PLL's in-band phase noise, and from Delta Sigma FDC quantization error, which would otherwise degrade the PLL's phase noise at high bandwidth settings. This paper also presents a delay-free asynchronous DMRO phase sampling scheme, and the first experimental demonstration of a recently-proposed Delta Sigma FDC digital gain calibration technique. The TA-assisted PLL achieves a random jitter of 145 fs(rms), a total jitter that ranges from 151 to 270 fs(rms) as a result of fractional spurs, and a worst-case fractional spur of -49 dBc without requiring nonlinearity calibration.
引用
收藏
页码:2711 / 2723
页数:13
相关论文
共 28 条
  • [1] Time difference amplifier
    Abas, AM
    Bystrov, A
    Kinniment, DJ
    Maevsky, OV
    Russell, G
    Yakovlev, AV
    [J]. ELECTRONICS LETTERS, 2002, 38 (23) : 1437 - 1438
  • [2] Design of sub-10-picoseconds on-chip time measurement circuit
    Abas, MA
    Russell, G
    Kinniment, DJ
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 804 - 809
  • [3] Phase noise and jitter in CMOS ring oscillators
    Abidi, Asad A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1803 - 1816
  • [4] Delta-Sigma FDC Enhancements for FDC-Based Digital Fractional-N PLLs
    Alvarez-Fontecilla, Enrique
    Eissa, Amr, I
    Helal, Eslam
    Weltin-Wu, Colin
    Galton, Ian
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (03) : 965 - 974
  • [5] A 5-GS/s 7.2-ENOB Time-Interleaved VCO-Based ADC Achieving 30.5 fJ/cs
    Baert, Maarten
    Dehaene, Wim
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1577 - 1587
  • [6] Bertulessi L, 2018, ISSCC DIG TECH PAP I, P252, DOI 10.1109/ISSCC.2018.8310279
  • [7] Chen Z.-Z, 2015, 2015 IEEE MTT-S International Microwave Symposium (IMS2015), P1, DOI 10.1109/MWSYM.2015.7166709
  • [8] Daniels J, 2010, IEEE INT SYMP CIRC S, P1085, DOI 10.1109/ISCAS.2010.5537342
  • [9] A 3.7 mW Low-Noise Wide-Bandwidth 4.5 GHz Digital Fractional-N PLL Using Time Amplifier-Based TDC
    Elkholy, Ahmed
    Anand, Tejasvi
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 867 - 881
  • [10] Gao X, 2016, ISSCC DIG TECH PAP I, V59, P174, DOI 10.1109/ISSCC.2016.7417963