Static timing analysis for modeling QoS in networks-on-chip

被引:4
|
作者
Krimer, Evgeni [1 ]
Keslassy, Isaac [2 ]
Kolodny, Avinoam [2 ]
Walter, Isask'har [2 ]
Erez, Mattan [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[2] Technion Israel Inst Technol, Dept Elect Engn, IL-32000 Haifa, Israel
基金
欧洲研究理事会;
关键词
Network-on-chip; Wormhole routing/switching; Virtual channels; Static-timing-analysis; Analytical model; Quality of service; WORMHOLE ROUTING TECHNIQUES; PERFORMANCE ANALYSIS; ROUTER; LATENCY; DESIGN;
D O I
10.1016/j.jpdc.2010.10.003
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Networks-on-chip (NoCs) are used in a growing number of SoCs and multi-core processors. Because messages compete for the NoC's shared resources, quality of service and resource allocation are major concerns for system designers. In particular, a model for the properties of packet delivery through the network is desirable. We present a methodology for packet-level static timing analysis in NoCs. Our methodology quickly and accurately gauges the performance parameters of a virtual-channel wormhole NoC without simulation. The network model can handle any topology, link capacities, and buffer sizes. It provides per-flow delay analysis that is orders-of-magnitude faster than simulation while being significantly more accurate than prior static modeling techniques. Using a carefully derived and reduced Markov chain, the model can statically represent the dynamic network state. Usage of the model in a placement optimization problem is shown as an example application. (C) 2010 Elsevier Inc. All rights reserved.
引用
收藏
页码:687 / 699
页数:13
相关论文
共 50 条
  • [1] Hybrid QoS method for Networks-on-Chip
    Lin, Shijun
    Shi, Jianghong
    Chen, Huihuang
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 369 - 374
  • [2] A methodology for design, modeling, and analysis of networks-on-chip
    Xu, J
    Wolf, W
    Henkel, J
    Chakradhar, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1778 - 1781
  • [3] Analytical router Modeling for Networks-on-Chip performance analysis
    Ogras, Umit Y.
    Marculescu, Radu
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1096 - 1101
  • [4] Modeling and Analysis of Thermal Effects in Optical Networks-on-Chip
    Ye, Yaoyao
    Xu, Jiang
    Wu, Xiaowen
    Zhang, Wei
    Wang, Xuan
    Nikdast, Mahdi
    Wang, Zhehui
    Liu, Weichen
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 254 - 259
  • [5] Modeling and Analysis of Thermal Effect of Optical Networks-on-Chip
    Fu, Lixia
    Xie, Yiyuan
    Su, Ye
    Song, Tingting
    2019 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2019,
  • [6] Modeling and Tools for Power Supply Variations Analysis in Networks-on-Chip
    Dahir, Nizar S.
    Mak, Terrence
    Xia, Fei
    Yakovlev, Alexandre
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 679 - 690
  • [7] QoS in Networks-on-Chip - Beyond Priority and Circuit Switching Techniques
    Mello, Aline
    Calazans, Ney
    Moraes, Fernando
    VLSI-SOC: ADVANCED TOPICS ON SYSTEMS ON A CHIP, 2009, 291 : 109 - 130
  • [8] A QoS-Enabled Optical-Electronic Networks-on-Chip
    Nie, Guoming
    Wu, Ning
    Ge, Fen
    Yan, Gaizhen
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2017, VOL I, 2017, : 10 - 14
  • [9] Queue modeling and implementation for networks-on-chip routers
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (06) : 981 - 996
  • [10] Area and power modeling methodologies for networks-on-chip
    Meloni, Paolo
    Carta, Salvatore
    Argiolas, Roberto
    Raffo, Luigi
    Angiolini, Federico
    2006 1ST INTERNATIONAL CONFERENCE ON NANO-NETWORKS AND WORKSHOPS, 2006, : 17 - 23