Modeling substrate effects in the design of high-speed Si-bipolar IC's

被引:54
作者
Pfost, M [1 ]
Rein, HM [1 ]
Holzwarth, T [1 ]
机构
[1] TELEFUNKEN MICROELECT,HEILBRONN,GERMANY
关键词
D O I
10.1109/4.540060
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the design of high-speed IC's, the influence of the substrate on circuit performance must be considered carefully, Therefore, in this paper the contribution of the p(-) substrate and channel stopper to the equivalent circuits of Si-bipolar transistors and bond pads are theoretically and experimentally investigated up to very high frequencies. Improved equivalent substrate circuits, well suited for standard circuit simulators (e,g,, SPICE), are derived and checked by numerical simulation using a new simulator (called SUSI), The validity of both the numerical simulation results and the equivalent circuits are verified by on-wafer measurements up to 20 GHz. Finally, the simulator was successfully applied to investigate noise coupling via the substrate.
引用
收藏
页码:1493 / 1501
页数:9
相关论文
共 14 条
[1]   ANALYSIS AND MODELING OF PARASITIC SUBSTRATE COUPLING IN CMOS CIRCUITS [J].
ARAGONES, X ;
MOLL, F ;
ROCA, M ;
RUBIO, A .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1995, 142 (05) :307-312
[2]  
FELDER A, 1995, P S VLSI CIRC KYOT J, P117
[3]  
Golub G., 1989, MATRIX COMPUTATIONS
[4]   A SIMPLE APPROACH TO MODELING CROSS-TALK IN INTEGRATED-CIRCUITS [J].
JOARDAR, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (10) :1212-1219
[5]  
Joardar K., 1995, Proceedings of the 1995 Bipolar/BiCMOS Circuits and Technology Meeting (Cat. No.95CH35831), P178, DOI 10.1109/BIPOL.1995.493892
[6]   50GBIT/S TIME-DIVISION MULTIPLEXER IN SI-BIPOLAR TECHNOLOGY [J].
MOLLER, M ;
REIN, HM ;
FELDER, A ;
POPP, J ;
BOCK, J .
ELECTRONICS LETTERS, 1995, 31 (17) :1431-1433
[7]  
Pfost M., 1995, Proceedings of the 1995 Bipolar/BiCMOS Circuits and Technology Meeting (Cat. No.95CH35831), P182, DOI 10.1109/BIPOL.1995.493893
[8]   Design considerations for very-high-speed Si-bipolar IC's operating up to 50 Gb/s [J].
Rein, HM ;
Moller, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) :1076-1090
[9]  
REIN HM, 1995, P S VLSI S KYOT JUN, P49
[10]  
REIN HM, 1995, P ESSDERC 95 THE HAG, P45