Quantifying and Coping with Parametric Variations in 3D-Stacked Microarchitectures

被引:0
|
作者
Ozdemir, Serkan [1 ]
Pan, Yan [1 ]
Das, Abhishek [1 ]
Memik, Gokhan [1 ]
Loh, Gabriel [2 ]
Choudhary, Alok [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Process Variations; Processor Pipeline; Cache Architectures; 3D Integration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Variability in device characteristics, i.e., parametric variations, is an important problem for shrinking process technologies. They manifest themselves as variations in performance, power consumption, and reduction in reliability in the manufactured chips as well as low yield levels. Their implications on performance and yield are particularly profound on 3D architectures: a defect on even a single layer can render the entire stack useless. In this paper, we show that instead of causing increased yield losses, we can actually exploit 3D technology to reduce yield losses by intelligently devising the architectures. We take advantage of the layer-to-layer variations to reduce yield losses by splitting critical components among multiple layers. Our results indicate that our proposed method achieves a 30.6% lower yield loss rate compared to the same pipeline implemented on a 2D architecture.
引用
收藏
页码:144 / 149
页数:6
相关论文
共 50 条
  • [41] Simulation of the electrostatic and transport properties of 3D-stacked GAA silicon nanowire FETs
    Ruiz, F. G.
    Tienda-Luna, I. M.
    Godoy, A.
    Sampedro, C.
    Gamiz, F.
    Donetti, L.
    SOLID-STATE ELECTRONICS, 2011, 59 (01) : 62 - 67
  • [42] A Power-aware LLC Control Mechanism for the 3D-stacked Memory System
    Egawa, Ryusuke
    Uno, Wataru
    Sato, Masayuki
    Kobayashi, Hiroaki
    Tada, Jubee
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [43] Ultra-high bandwidth memory with 3D-stacked emerging memory cells
    Abe, Keiko
    Tendulkar, Mihir P.
    Jameson, John R.
    Griffin, Peter B.
    Nomura, Kumiko
    Fujita, Shinobu
    Nishi, Yoshio
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 203 - +
  • [44] 3D-stacked Ag nanowires for efficient plasmonic light absorbers and SERS sensors
    Kim, Dong-Ho
    Mun, ChaeWon
    Lee, MinKyoung
    Park, Sung-Gyu
    METAMATERIALS X, 2016, 9883
  • [45] SOBLPM: Stochastic Optimization Based Link Power Management for 3D-Stacked Memories
    Pandey, Shubhang
    Venkatesh, T. G.
    PROCEEDINGS OF THE 2022 15TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS 2022), 2022,
  • [46] Determination of TSV-induced KOZ in 3D-Stacked DRAMs: Simulations and Experiments
    Huang, P. S.
    Tsai, M. Y.
    Huang, C. Y.
    Jao, Hsiu
    Huang, Brady
    Wu, Blacksmith
    Lin, Y. Y.
    Liao, Will
    Huang, Joe
    Huang, Lawrence
    Shih, Steven
    Lin, J. P.
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [47] Pipelined extended-counting IΔΣ for 3D-stacked CMOS image sensors
    Callen, N.
    Lefebvre, J.
    Gielen, G.
    ELECTRONICS LETTERS, 2020, 56 (23) : 1239 - +
  • [48] Analyzing the Suitability of Contemporary 3D-Stacked PIM Architectures for HPC Scientific Applications
    Peng, Ivy B.
    Vetter, Jeffrey S.
    Moore, Shirley
    Joydeep, Rakshit
    Markidis, Stefano
    CF '19 - PROCEEDINGS OF THE 16TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2019, : 256 - 262
  • [49] Demystifying the Characteristics of 3D-Stacked Memories: A Case Study for Hybrid Memory Cube
    Hadidi, Ramyad
    Asgari, Bahar
    Mudassar, Burhan Ahmad
    Mukhopadhyay, Saibal
    Yalamanchili, Sudhakar
    Kim, Hyesoon
    PROCEEDINGS OF THE 2017 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC), 2017, : 66 - 75
  • [50] Reliability-Performance Tradeoffs between 2.5D and 3D-Stacked DRAM Processors
    Hassan, Syed Minhaj
    Song, William J.
    Mukhopadhyay, Saibal
    Yalamanchili, Sudhakar
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,