Quantifying and Coping with Parametric Variations in 3D-Stacked Microarchitectures

被引:0
|
作者
Ozdemir, Serkan [1 ]
Pan, Yan [1 ]
Das, Abhishek [1 ]
Memik, Gokhan [1 ]
Loh, Gabriel [2 ]
Choudhary, Alok [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Process Variations; Processor Pipeline; Cache Architectures; 3D Integration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Variability in device characteristics, i.e., parametric variations, is an important problem for shrinking process technologies. They manifest themselves as variations in performance, power consumption, and reduction in reliability in the manufactured chips as well as low yield levels. Their implications on performance and yield are particularly profound on 3D architectures: a defect on even a single layer can render the entire stack useless. In this paper, we show that instead of causing increased yield losses, we can actually exploit 3D technology to reduce yield losses by intelligently devising the architectures. We take advantage of the layer-to-layer variations to reduce yield losses by splitting critical components among multiple layers. Our results indicate that our proposed method achieves a 30.6% lower yield loss rate compared to the same pipeline implemented on a 2D architecture.
引用
收藏
页码:144 / 149
页数:6
相关论文
共 50 条
  • [31] Heat Dissipation Capability of Package with Integrated Processor and 3D-Stacked Memory
    Han, Yong
    Che, F. X.
    Lim, Sharon Seow Huang
    Kawano, Masaya
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 813 - 817
  • [32] Cleaning requirement in the thinning module for 3D-Stacked IC (3D-SIC) integration
    Wostyn, Kurt
    Zhao, Ming
    Cui, Hushan
    Laermans, Patrick
    Jourdain, Anne
    Verbinnen, Greet
    Struyf, Herbert
    De Strycker, Steven
    Claes, Martine
    Travaly, Youssef
    Leunissen, Leonardus
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES X, 2012, 187 : 265 - 268
  • [33] Characterization of 3D-Stacked Nodes for Body Area Networks at 2.45 GHz
    Arriola, A.
    Irastorza, S.
    Torfs, T.
    Brebels, S.
    De Raedt, W.
    PROCEEDINGS OF THE FOURTH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION, 2010,
  • [34] High-speed vision with a 3D-stacked SPAD image sensor
    Gyongy, Istvan
    Mora-Martin, German
    Turpin, Alex
    Ruget, Alice
    Halimi, Abderrahim
    Henderson, Robert
    Leach, Jonathan
    ADVANCED PHOTON COUNTING TECHNIQUES XV, 2021, 11721
  • [35] Compact Thermal Modeling of Hot Spots in Advanced 3D-Stacked ICs
    Torregiani, C.
    Oprins, H.
    Vandevelde, B.
    Beyne, E.
    De Wolf, I.
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 131 - 136
  • [36] Accelerating Pointer Chasing in 3D-Stacked Memory: Challenges, Mechanisms, Evaluation
    Hsieh, Kevin
    Khan, Samira
    Vijaykumar, Nandita
    Chang, Kevin K.
    Boroumand, Amirali
    Ghose, Saugata
    Mutlu, Onur
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 25 - 32
  • [37] Asymmetric DRAM Synthesis for Heterogeneous Chip Multiprocessors in 3D-Stacked Architecture
    Jun, Minje
    Kim, Myoung-Jin
    Chung, Eui-Young
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 73 - 80
  • [38] Viscoelastic Simulation of Stress and Warpage for Memory Chip 3D-Stacked Package
    Wang, Xiyou
    Cao, Sicheng
    Lu, Guangsheng
    Yang, Daoguo
    COATINGS, 2022, 12 (12)
  • [39] Copper-nail TSV technology for 3D-stacked IC integration
    Snoeckx, Koen
    Beyne, Eric
    Swinnen, Bart
    SOLID STATE TECHNOLOGY, 2007, 50 (05) : 53 - 55
  • [40] Sonic Millip3De: A Massively Parallel 3D-Stacked Accelerator for 3D Ultrasound
    Sampson, Richard
    Yang, Ming
    Wei, Siyuan
    Chakrabarti, Chaitali
    Wenisch, Thomas F.
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 318 - 329