Quantifying and Coping with Parametric Variations in 3D-Stacked Microarchitectures

被引:0
|
作者
Ozdemir, Serkan [1 ]
Pan, Yan [1 ]
Das, Abhishek [1 ]
Memik, Gokhan [1 ]
Loh, Gabriel [2 ]
Choudhary, Alok [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Process Variations; Processor Pipeline; Cache Architectures; 3D Integration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Variability in device characteristics, i.e., parametric variations, is an important problem for shrinking process technologies. They manifest themselves as variations in performance, power consumption, and reduction in reliability in the manufactured chips as well as low yield levels. Their implications on performance and yield are particularly profound on 3D architectures: a defect on even a single layer can render the entire stack useless. In this paper, we show that instead of causing increased yield losses, we can actually exploit 3D technology to reduce yield losses by intelligently devising the architectures. We take advantage of the layer-to-layer variations to reduce yield losses by splitting critical components among multiple layers. Our results indicate that our proposed method achieves a 30.6% lower yield loss rate compared to the same pipeline implemented on a 2D architecture.
引用
收藏
页码:144 / 149
页数:6
相关论文
共 50 条
  • [21] Thermal characteristics analysis and optimization of 3D-Stacked Memory Packaging
    Cao, Fengzhe
    Yang, Wen
    Yun, Minghui
    Yang, Daoguo
    2022 19TH CHINA INTERNATIONAL FORUM ON SOLID STATE LIGHTING & 2022 8TH INTERNATIONAL FORUM ON WIDE BANDGAP SEMICONDUCTORS, SSLCHINA: IFWS, 2022, : 121 - 124
  • [22] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [23] Investigation of Process -Induced Warpage of 3D-Stacked Memory Packaging
    Tao, Yongqi
    He, Mingzhuang
    Li, Xiaojun
    Su, Xiaoxu
    Cao, Fengzhe
    Yang, Daoguo
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [24] 3D-SWIFT: a High-performance 3D-stacked Wide IO DRAM
    Zhang, Tao
    Xu, Cong
    Xie, Yuan
    Chen, Ke
    Sun, Guangyu
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 51 - 56
  • [25] RedSOCs-3D: Thermal-safe Test Scheduling for 3D-Stacked SOC
    Hussin, Fawnizu Azmadi
    Yu, Thomas Edison Chua
    Yoneda, Tomokazu
    Fujiwara, Hideo
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 264 - 267
  • [26] 3D-Stacked Integrated Circuits: How Fine Should System Partitioning Be?
    Delhaye, Quentin
    Milojevic, Dragomir
    Goossens, Joel
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [27] Physical Design of a 3D-Stacked Heterogeneous Multi-Core Processor
    Widialaksono, Randy
    Chowdhury, Rangeen Basu Roy
    Zhang, Zhenqian
    Schabel, Joshua
    Lipa, Steve
    Rotenberg, Eric
    Davis, W. Rhett
    Franzon, Paul
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [28] A Die Selection and Matching Method for Yield Enhancement of 3D-Stacked Memories
    Sun, Zhengjian
    Cui, Xiaole
    Liu, Chunliang
    Luo, Mengying
    Zhou, Shengming
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1515 - 1517
  • [29] Yield Enhancement for 3D-Stacked Memory by Redundancy Sharing across Dies
    Jiang, Li
    Ye, Rong
    Xu, Qiang
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 230 - 234
  • [30] Towards Heterogenous 3D-Stacked Reliable Computing with von Neumann Multiplexing
    Voicu, George R.
    Cotofana, Sorin D.
    PROCEEDINGS OF THE 2013 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2013, : 122 - 127