Quantifying and Coping with Parametric Variations in 3D-Stacked Microarchitectures

被引:0
|
作者
Ozdemir, Serkan [1 ]
Pan, Yan [1 ]
Das, Abhishek [1 ]
Memik, Gokhan [1 ]
Loh, Gabriel [2 ]
Choudhary, Alok [1 ]
机构
[1] Northwestern Univ, Evanston, IL 60208 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Process Variations; Processor Pipeline; Cache Architectures; 3D Integration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Variability in device characteristics, i.e., parametric variations, is an important problem for shrinking process technologies. They manifest themselves as variations in performance, power consumption, and reduction in reliability in the manufactured chips as well as low yield levels. Their implications on performance and yield are particularly profound on 3D architectures: a defect on even a single layer can render the entire stack useless. In this paper, we show that instead of causing increased yield losses, we can actually exploit 3D technology to reduce yield losses by intelligently devising the architectures. We take advantage of the layer-to-layer variations to reduce yield losses by splitting critical components among multiple layers. Our results indicate that our proposed method achieves a 30.6% lower yield loss rate compared to the same pipeline implemented on a 2D architecture.
引用
收藏
页码:144 / 149
页数:6
相关论文
共 50 条
  • [1] At the Locus of Performance: Quantifying the Effects of Copious 3D-Stacked Cache on HPC Workloads
    Domke, Jens
    Vatai, Emil
    Gerofi, Balazs
    Kodama, Yuetsu
    Wahib, Mohamed
    Podobas, Artur
    Mittal, Sparsh
    Pericas, Miquel
    Zhang, Lingqi
    Chen, Peng
    Drozd, Aleksandr
    Matsuoka, Satoshi
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2023, 20 (04)
  • [2] Design Space Exploration for 3D-stacked DRAMs
    Weis, Christian
    Wehn, Norbert
    Igor, Loi
    Benini, Luca
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 389 - 394
  • [3] On Effective TSV Repair for 3D-Stacked ICs
    Jiang, Li
    Xu, Qiang
    Eklow, Bill
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 793 - 798
  • [4] On-Chip Checkpointing with 3D-Stacked Memories
    Sato, Masayuki
    Egawa, Ryusuke
    Takizawa, Hiroyuki
    Kobayashi, Hiroaki
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [5] MAC: Memory Access Coalescer for 3D-Stacked Memory
    Wang, Xi
    Tumeo, Antonino
    Leidel, John D.
    Li, Jie
    Chen, Yong
    PROCEEDINGS OF THE 48TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP 2019), 2019,
  • [6] Modeling TSV Open Defects in 3D-Stacked DRAM
    Jiang, Li
    Liu, Yuxi
    Duan, Lian
    Xie, Yuan
    Xu, Qiang
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [7] Research on Thermal Analysis Method of 3D-stacked MRAM
    Yong R.-X.
    Jiang Y.-F.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (10): : 2775 - 2782
  • [8] Data Reorganization in Memory Using 3D-stacked DRAM
    Akin, Berkin
    Franchetti, Franz
    Hoe, James C.
    2015 ACM/IEEE 42ND ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2015, : 131 - 143
  • [9] Test and Debug Solutions for 3D-Stacked Integrated Circuits
    Deutsch, Sergej
    Chakraharty, Krishnendu
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [10] The Failure Analysis Of 3D-Stacked Die Packaging Flash
    Fang, Jianming
    Guan, Xinbin
    Li, Enliang
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,