A 25-Gb/s 5 x 5 mm2 Chip-Scale Silicon-Photonic Receiver Integrated With 28-nm CMOS Transimpedance Amplifier

被引:19
|
作者
Okamoto, Daisuke [1 ]
Suzuki, Yasuyuki [1 ]
Yashiki, Kenichiro [1 ]
Hagihara, Yasuhiko [1 ]
Tokushima, Masatoshi [1 ]
Fujikata, Junichi [1 ]
Kurihara, Mitsuru [1 ]
Tsuchida, Junichi [1 ]
Nedachi, Takaaki [1 ]
Inasaka, Jun [1 ]
Kurata, Kazuhiko [1 ]
机构
[1] Photon Elect Technol Res Assoc, Tsukuba, Ibaraki 3058569, Japan
关键词
CMOS transimpedance amplifier; multimode fiber transmission; optical interconnections; optical receivers; optoelectronic integrated circuit; silicon photonics; TRANSMISSION; TRANSMITTER; GB/S;
D O I
10.1109/JLT.2015.2500365
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have developed a 5 x 5 mm(2) compact silicon-photonic receiver with a 28-nm CMOS transimpedance-amplifier (TIA) chip. The receiver chip was designed using a photonic-selectronics convergence design technique for the realization of high-speed and high-efficiency operation because the interfaces of the optical and electrical components greatly influence the receiver characteristics. Optical pins were used to obtain easy optical alignment between the multimode fibers and the germanium photodetectors. An aluminum stripline between the PD and the TIA enhanced the 3-dB bandwidth because its characteristic impedance is greater than the TIA input impedance. Coplanar waveguides (CPWs) on the etched SOI wafer achieved a low insertion loss because the overlap between the electric fields of the CPWs and the silicon layer was reduced. We demonstrated 25-Gb/s error-free operation at both 25 and at 85 degrees C. The minimum sensitivities and power consumptions of the receivers were -11.0 dBm and 2.3 mW/Gb/s at 25 degrees C and -10.2 dBm and 2.5 mW/Gb/s at 85 degrees C, respectively. These results show that our receiver can be applied for practical use at high temperatures.
引用
收藏
页码:2988 / 2995
页数:8
相关论文
共 15 条
  • [1] 25-Gbps 5 x 5 mm2 Chip-Scale Silicon-Photonic Receiver Integrated with 28-nm CMOS Transimpedance Amplifier
    Okamoto, Daisuke
    Suzuki, Yasuyuki
    Yashiki, Kenichiro
    Hagihara, Yasuhiko
    Tokushima, Masatoshi
    Fujikata, Junichi
    Kurihara, Mitsuru
    Tsuchida, Junichi
    Nedachi, Takaaki
    Inasaka, Jun
    Kurata, Kazuhiko
    2015 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2015, : 56 - 57
  • [2] An Equalizer-Adaptation Logic for a 25-Gb/s Wireline Receiver in 28-nm CMOS
    Nakao, Takanori
    Hidaka, Yasuo
    Sakabayashi, Sota
    Hashida, Takushi
    Tomita, Yasumoto
    Koyanagi, Yoichi
    Tamura, Hirotaka
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 217 - 220
  • [3] A 2 x 25-Gb/s Receiver With 2:5 DMUX for 100-Gb/s Ethernet
    Wu, Ke-Chung
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2421 - 2432
  • [4] A 25Gb/s Hybrid Integrated Silicon Photonic Transceiver in 28nm CMOS and SOI
    Chen, Yanfei
    Kibune, Masaya
    Toda, Asako
    Hayakawa, Akinori
    Akiyama, Tomoyuki
    Sekiguchi, Shigeaki
    Ebe, Hiroji
    Imaizumi, Nobuhiro
    Akahoshi, Tomoyuki
    Akiyama, Suguru
    Tanaka, Shinsuke
    Simoyama, Takasi
    Morito, Ken
    Yamamoto, Takuji
    Mori, Toshihiko
    Koyanagi, Yoichi
    Tamura, Hirotaka
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 402 - +
  • [5] A 25-Gb/s Avalanche Photodetector-Based Burst-Mode Optical Receiver With 2.24-ns Reconfiguration Time in 28-nm CMOS
    Chen, Kuan-Chang
    Emami, Azita
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (06) : 1682 - 1693
  • [6] A 45 Gb/s, 98 fJ/bit, 0.02 mm2 Transimpedance Amplifier with Peaking-Dedicated Inductor in 65-nm CMOS
    Tsuchiya, Akira
    Hiratsuka, Akitaka
    Tanaka, Kenji
    Fukuyama, Hiroyuki
    Miura, Naoki
    Nosaka, Hideyuki
    Onodera, Hidetoshi
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 150 - 154
  • [7] A 36-Gb/s 2x Half-Baud-Rate Adaptive Receiver in 28-nm CMOS
    Lan, Yi-Hao
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (07) : 1263 - 1272
  • [8] A 25 Gb/s 3D-Integrated CMOS/Silicon-Photonic Receiver for Low-Power High-Sensitivity Optical Communication
    Saeedi, Saman
    Menezo, Sylvie
    Pares, Gabriel
    Emami, Azita
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2016, 34 (12) : 2924 - 2933
  • [9] Design of a 45 Gb/s, 98 fJ/bit, 0.02 mm2 Transimpedance Amplifier with Peaking-Dedicated Inductor in 65-nm CMOS
    Tsuchiya, Akira
    Hiratsuka, Akitaka
    Tanaka, Kenji
    Fukuyama, Hiroyuki
    Miura, Naoki
    Nosaka, Hideyuki
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (10) : 489 - 496
  • [10] A 0.06 mm2, 0.9 pJ/bit, 25 Gb/s Optical Receiver Front-end Module in 65 nm CMOS
    Takahashi, Yasuhiro
    Tominaga, Koji
    2024 13TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, ICCCAS 2024, 2024, : 70 - 74