Technology mapping for high-performance static CMOS and pass transistor logic designs

被引:11
|
作者
Jiang, YB [3 ]
Sapatnekar, SS
Bamji, C
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[3] Cadence Design Syst, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
physical design; technology mapping;
D O I
10.1109/92.953492
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two new techniques for mapping circuits are proposed in this paper. The first method, called the odd-level transistor replacement (OTR) method, has a goal that is similar to that of technology mapping, but without the restriction of a fixed library size and maps a circuit to a virtual library of complex static CMOS gates. The second technique, the static CMOS/pass transistor logic (PTL) method, uses a mix of static CMOS and PTL to realize the circuit and utilizes the relation between PTL and binary decision diagrams. The methods are very efficient and can handle all of the ISCAS'85 benchmark circuits in minutes. A comparison of the results with traditional technology mapping using SIS on different libraries shows an average delay reduction above 18% for OTR, and an average delay reduction above 35% for the static CMOS/PTL method, with significant savings in the area.
引用
收藏
页码:577 / 589
页数:13
相关论文
共 50 条
  • [1] A fast global gate collapsing technique for high performance designs using static CMOS and pass transistor logic
    Jiang, YB
    Sapatnekar, SS
    Bamji, C
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 276 - 281
  • [2] Differential and pass-transistor CMOS logic for high-performance systems
    Oklobdzija, VG
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 803 - 810
  • [3] DIFFERENTIAL PASS TRANSISTOR LOGIC IN CMOS TECHNOLOGY
    SHUBAT, AS
    PRETORIUS, JA
    SALAMA, CAT
    ELECTRONICS LETTERS, 1986, 22 (06) : 294 - 295
  • [4] Differential and pass-transistor CMOS logic for high performance systems
    Oklobdzija, VG
    MICROELECTRONICS JOURNAL, 1998, 29 (10) : 679 - 688
  • [5] AUTOMATIC TRANSISTOR SIZING IN HIGH-PERFORMANCE CMOS LOGIC-CIRCUITS
    HOPPE, B
    NEUENDORF, G
    SCHMITTLANDSIEDEL, D
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : E25 - E27
  • [6] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 325 - 328
  • [7] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    VLSI DESIGN, 2002, 15 (01) : 417 - 426
  • [8] WILL PASS TRANSISTOR LOGIC MAKE CMOS OBSOLETE
    不详
    ELECTRONICS WORLD & WIRELESS WORLD, 1995, (1717): : 1004 - 1004
  • [9] Investigation of Pass Transistor Logic in a 12nm FinFET CMOS Technology
    Chinazzo, Andre L.
    Lappas, Jan
    Weis, Christian
    Huang, Qinhui
    Wu, Zhihang
    Ni, Leibin
    Wehn, Norbert
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [10] The impact of device footprint scaling on high-performance CMOS logic technology
    Deng, Jie
    Kim, Keunwoo
    Chuang, Ching-Te
    Wong, H.-S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (05) : 1148 - 1155