First Demonstration of Ferroelectric Tunnel Thin-Film Transistor Nonvolatile Memory With Polycrystalline-Silicon Channel and HfZrOx Gate Dielectric

被引:6
|
作者
Ma, William Cheng-Yu [1 ]
Su, Chun-Jung [2 ]
Kao, Kuo-Hsing [3 ]
Lee, Yao-Jen [4 ]
Lin, Ju-Heng [1 ]
Wu, Pin-Hua [1 ]
Chang, Jui-Che [1 ]
Yen, Cheng-Lun [1 ]
Tseng, Hsin-Chun [1 ]
Liao, Hsu-Tang [1 ]
Chou, Yu-Wen [1 ]
Chiu, Min-Yu [1 ]
Chen, Yan-Qing [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 804, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Dept Electrophys, Hsinchu 30010, Taiwan
[3] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
[4] Natl Yang Ming Chiao Tung Univ, Inst Pioneer Semicond Innovat, Hsinchu 30010, Taiwan
关键词
Ferroelectric transistor; nonvolatile memory (NVM); polycrystalline-silicon (poly-Si) channel; thin-film transistor (TFT); tunnel transistor; FET;
D O I
10.1109/TED.2022.3208847
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, the nonvolatile memory constructed on the tunnel thin-film transistors (tunnel-TFTs) using polycrystalline-silicon channel featuring ferroelectric HfZrOx layer is demonstrated for the first time. When the pulse voltages of program (PG) and erase (ER) are, respectively, 3.5 and -2 V with the pulsewidth of 1 mu s, the threshold voltage modulation amount of the ferroelectric tunnel-TFT can reach -0.524 and 0.496 V, respectively. In addition, the endurance behaviors of the ferroelectric tunnel-TFT exhibit a strong PG/ER pulsewidth dependence. The wake- up effect of the ferroelectric layer becomes more pronounced as increasing the PG/ER pulsewidth. Moreover, the increase of the PG/ER pulsewidth also causes the ferroelectric tunnel-TFT to be subjected to the electrical dynamic stress effect, leading to the degradation of the subthreshold swing (SS) and the electron trapping effect. When the pulsewidth is 100 ns, the endurance is mainly dominated by the fatigue effect of the ferroelectric layer and the degradation of the SS. When the pulsewidth increases to 1 mu s, the endurance is mainly dominated by the electron trapping effect of the ferroelectric layer in addition to the fatigue effect. The retention of the ferroelectric tunnel-TFT exhibits stable behavior at 50 degrees C. Consequently, the ferroelectric tunnel-TFT exhibits sufficient electrical performance and can be integrated with display panels and various sensor systems on smart wearable devices for edge computing applications.
引用
收藏
页码:6072 / 6077
页数:6
相关论文
共 50 条
  • [1] Demonstration of synaptic characteristics of polycrystalline-silicon ferroelectric thin-film transistor for application of neuromorphic computing
    Cheng-Yu, William
    Su, Chun-Jung
    Lee, Yao-Jen
    Kao, Kuo-Hsing
    Chang, Ting-Hsuan
    Chang, Jui-Che
    Wu, Pin-Hua
    Yen, Cheng-Lun
    Lin, Ju-Heng
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (04)
  • [2] Pi-shape gate polycrystalline silicon thin-film transistor for nonvolatile memory applications
    Chen, Shih-Ching
    Chang, Ting-Chang
    Liu, Po-Tsun
    Wu, Yung-Chun
    Ko, Chin-Cheng
    Yang, Sidney
    Feng, Li-Wei
    Sze, S. M.
    Chang, Chun-Yen
    Lien, Chen-Hsin
    APPLIED PHYSICS LETTERS, 2007, 91 (21)
  • [3] Impact of Dual-Gate Configuration on the Endurance of Ferroelectric Thin-Film Transistors With Nanosheet Polycrystalline-Silicon Channel Film
    Ma, William Cheng-Yu
    Su, Chun-Jung
    Kao, Kuo-Hsing
    Cho, Ta-Chun
    Guo, Jing-Qiang
    Wu, Cheng-Jun
    Wu, Po-Ying
    Hung, Jia-Yuan
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (04)
  • [4] Modeling of short geometry polycrystalline-silicon thin-film transistor
    Chopra, S
    Gupta, RS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (12) : 2444 - 2446
  • [5] Flexible Nonvolatile Memory Thin-Film Transistor Using Ferroelectric Copolymer Gate Insulator and Oxide Semiconducting Channel
    Yoon, Sung-Min
    Yang, Shinhyuk
    Park, Sang-Hee Ko
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2011, 158 (09) : H892 - H896
  • [6] Polycrystalline-silicon thin-film transistor fabricated with Cu gate controlled morphology by plating mode
    Chae, Hee Jae
    Song, Kyung Yup
    Joo, Seung Ki
    THIN SOLID FILMS, 2018, 661 : 128 - 131
  • [7] Temperature dependence improvement of polycrystalline-silicon tunnel field-effect thin-film transistor
    Ma, William Cheng-Yu
    Wang, Jia-Yi
    Yu, Li-Wei
    Wang, Hsiao-Chun
    Huang, Yan-Jia
    SOLID-STATE ELECTRONICS, 2019, 160
  • [8] Thermal oxide of polycrystalline silicon on steel foil as a thin-film transistor gate dielectric
    Wu, M
    Wagner, S
    APPLIED PHYSICS LETTERS, 2001, 78 (23) : 3729 - 3731
  • [9] Oxide-Channel Ferroelectric-Gate Thin-Film Transistors with Nonvolatile Memory Function
    Tokumitsu, Eisuke
    FERROELECTRIC-GATE FIELD EFFECT TRANSISTOR MEMORIES: DEVICE PHYSICS AND APPLICATIONS, 2ND EDITION, 2020, 131 : 111 - 124
  • [10] POLYCRYSTALLINE-SILICON THIN-FILM TRANSISTORS ON GLASS
    MATSUI, M
    SHIRAKI, Y
    KATAYAMA, Y
    KOBAYASHI, KLI
    SHINTANI, A
    MARUYAMA, E
    APPLIED PHYSICS LETTERS, 1980, 37 (10) : 936 - 937