On-chip interconnect boosting technique by using of 10-nm double gate-all-around (DGAA) transistor

被引:1
作者
Lee, Jaemin [1 ]
Ryu, Myunghwan [1 ]
Kim, Youngmin [2 ]
机构
[1] UNIST, Sch Elect & Comp Engn, Ulsan 689798, South Korea
[2] Kwangwoon Univ, Dept Comp Engn, Seoul 139791, South Korea
基金
新加坡国家研究基金会;
关键词
gate-all-around (GAA); multi-gate transistor; interconnect; repeater; boosting technique; RC delay; DESIGN;
D O I
10.1587/elex.12.20150321
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing short channel effects (SCEs) hinder further technology downscaling of CMOS transistors. Beyond the 10-nm technology node, the gate-all-around (GAA) FET is considered a promising solution for continuing Moore's law. In this study, we introduce a novel structure for speeding up the interconnect propagation using 10-nm channel length double gate-all around (DGAA) transistors. We propose a boosting structure that can significantly improve the performance of circuits by controlling the two gates of the DGAA independently. The proposed structure demonstrates that the propagation delay can be reduced by up to 30% for short interconnects and 47% for long interconnects. In high-speed, low-power IC designs, the proposed boosting structure gives circuit designers several options in the trade-off between power consumption and performance, which will play an important role in application-specific integration circuits in future GAA-based designs.
引用
收藏
页码:1 / 11
页数:11
相关论文
共 14 条
[1]   Repeater design to reduce delay and power in resistive interconnect [J].
Adler, V ;
Friedman, EG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (05) :607-616
[2]  
Ana F., 2011, INT J ELECT COMMUN T, V2, P29
[3]  
[Anonymous], 2012, P S VER LARG SCAL IN
[4]   New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation [J].
Cao, Y ;
Sato, T ;
Orshansky, M ;
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :201-204
[5]  
CHENG B, 2001, IEEE INT SOI C, P91, DOI DOI 10.1109/SOIC.2001.958000
[6]   A methodology for optimal repeater insertion in pipelined interconnects [J].
Cocchini, P .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (12) :1613-1624
[7]   Impact of gate workfunction on device performance at the 50 nm technology node [J].
De, I ;
Johri, D ;
Srivastava, A ;
Osburn, CM .
SOLID-STATE ELECTRONICS, 2000, 44 (06) :1077-1080
[8]  
Deschacht D., 2011, EL DES ADV PACK SYST, P1, DOI [10.1109/EDAPS.2011.6213729, DOI 10.1109/EDAPS.2011.6213729]
[9]   Are Nanotube Architectures More Advantageous Than Nanowire Architectures For Field Effect Transistors? [J].
Fahad, Hossain M. ;
Hussain, Muhammad M. .
SCIENTIFIC REPORTS, 2012, 2
[10]  
Friedman E. G., 2004, INTEGRATION VLSI J, V38, P205, DOI [10.1016/j.vlsi.2004.04.001, DOI 10.1016/J.VLSI.2004.04.001]