共 45 条
- [41] Highly Efficient and Linear Class-E CMOS Digital Power Amplifier Using a Compensated Marchand Balun and Circuit-Level Linearization Achieving 67% Peak DE and-40dBc ACLR without DPD 2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 2025 - 2028
- [42] Power Saving and Noise Reduction of 28nm CMOS RF System Integration Using Integrated Fan-Out Wafer Level Packaging (InFO-WLP) Technology 2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
- [43] Gate-level dual-threshold static power optimization methodology (GDSPOM) for designing high-speed low-power SOC applications using 90nm MTCMOS technology 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3650 - +
- [45] A 0.4V∼1V 0.2A/mm2 70% Efficient 500MHz Fully Integrated Digitally Controlled 3-Level Buck Voltage Regulator with On-Die High Density MIM Capacitor in 22nm Tri-Gate CMOS 2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,