A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology

被引:0
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Azhari, Seyed Javad [1 ]
Amini-Valashani, Majid [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
Leakage power dissipation; Input controlled leakage restrainer transistor (ICLRT); Deep sub-micron; 4-2 CMOS compressors; SLEEP TRANSISTOR; VLSI CIRCUITS; DESIGN; OPTIMIZATION; LECTOR;
D O I
10.1007/s10470-021-01983-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new circuit-level methodology called input controlled leakage restrainer transistor (ICLRT) compatible with single threshold CMOS technology is proposed in this paper, to further discount the leakage and short-circuit powers. To implement this idea a PMOS ICLRT is placed on top of the PUN and an NMOS ICLRT is located at the bottom of the PDN for any path from the supply voltage and the ground to output. The ICLRTs can be deliberately applied to the main sources of leakage and short-circuit currents to reduce total power dissipation. To test the proposed technique, ICLRTs are applied to four 4-2 CMOS compressors. The efficiency of the proposed methodology is evaluated using SPICE simulations in 22-nm BSIM4 (level-54 parameters) CMOS technology. Simulation results with 0.9-V power supply revealed that the power consumption of the 4-2 CMOS compressors based on ICLRT technique is reduced 59.62-74.28% and also power-delay product (PDP) is diminished 32-46.78% relative to corresponding original designs.
引用
收藏
页码:569 / 581
页数:13
相关论文
共 45 条
  • [31] Low power and high speed design issues of CMOS Hamming code generation and error detection circuit at 22 nm and 16 nm channel length of MOS transistor
    Bari, Surajit
    De, Debashis
    Sarkar, Angsuman
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 601 - 612
  • [32] Low power and high speed design issues of CMOS  Hamming code generation and error detection circuit at 22 nm and 16 nm channel length of MOS transistor
    Surajit Bari
    Debashis De
    Angsuman Sarkar
    Microsystem Technologies, 2021, 27 : 601 - 612
  • [33] New Power Gated SRAM Cell in 90nm CMOS Technology with Low Leakage Current and High Data Stability for Sleep Mode
    Meena, Naresh
    Joshi, Amit M.
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 216 - 220
  • [34] An Energy-Efficient, High-Resolution kT/C-Noise-Canceled Pipelined-SAR Capacitance-to-Digital Converter With Incomplete-Settling-Based Correlated Level Shifting in 22-nm CMOS
    Gao, Jihang
    Ye, Siyuan
    Li, Jie
    Xu, Xinhang
    Chen, Zhuoyi
    Cui, Jiajia
    Luan, Yaohui
    Huang, Ru
    Ye, Le
    Shen, Linxiao
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 469 - 482
  • [35] Study of Performance of High-Speed Low-Power Differential Input Based Dynamic Comparator Using 22 nm CMOS Technology
    Aarthi, P. M.
    Dinesh, A.
    Janani, T.
    Kumar, V. Ananth
    Saravanan, M.
    Ajayan, J.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 394 - 397
  • [36] A power-efficient high GBW operational amplifier with its analog baseband IC implementation in 40-nm CMOS technology
    Jiang, Yu
    Cheng, Xu
    Han, Jing-Yu
    Guo, Gui-Liang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 114 (03) : 475 - 482
  • [37] A power-efficient high GBW operational amplifier with its analog baseband IC implementation in 40-nm CMOS technology
    Yu Jiang
    Xu Cheng
    Jing-Yu Han
    Gui-Liang Guo
    Analog Integrated Circuits and Signal Processing, 2023, 114 : 475 - 482
  • [38] High-speed reduced-leakage SRAM memory cell design techniques for low-power 65 nm FD-SOI/SON CMOS technology
    Saha, Deepon
    Sarkar, Subir Kumar
    MICROELECTRONICS JOURNAL, 2014, 45 (07) : 848 - 856
  • [39] Design of a Low Power, High Speed and Energy Efficient 3 Transistor XOR Gate in 45nm Technology using the Conception of MVT Methodology
    Dhar, Krishnendu
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 66 - 70
  • [40] A 64Mb SRAM in 22nm SOI Technology Featuring Fine-Granularity Power Gating and Low-Energy Power-Supply-Partition Techniques for 37% Leakage Reduction
    Pilo, Harold
    Adams, Chad A.
    Arsovski, Igor
    Houle, Robert M.
    Lamphier, Steven M.
    Lee, Michael M.
    Pavlik, Frank M.
    Sambatur, Sushma N.
    Seferagic, Adnan
    Wu, Richard
    Younus, Mohammad I.
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 322 - U1199