Low-Power Dual Quantization-Domain Decoding for LDPC Codes

被引:0
|
作者
Abu-Surra, Shadi [1 ]
Pisek, Eran [1 ]
Henige, Thomas [1 ]
Rajagopal, Sridhar [1 ]
机构
[1] Samsung Elect, Samsung Res Amer Dallas, Richardson, TX 75082 USA
来源
2014 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2014) | 2014年
关键词
LDPC; iterative decoder; layered scheduling; decoder architecture; quantization; non-linear mapping; low-power; ALPHABET ITERATIVE DECODERS; PARITY-CHECK CODES;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper we propose a new dual quantization-domain LDPC decoder, which requires only 3-bit messages between the check nodes and the variable nodes. To reduce complexity and save power, check nodes processing is entirely in the 3-bit domain. However, to avoid loss in performance, the variable nodes processing is in a higher bit precision domain. A non-linear mapping is used to map the messages from one quantization domain to the other. Simulations and hardware evaluation of the proposed decoder showed greater than 50% reduction in power consumption with only 0.1 dB (0.2 dB) loss in bit-error-performance when compared to a reference 5-bits scaled Min-Sum decoder over the AWGN (fading) channel.
引用
收藏
页码:3151 / 3156
页数:6
相关论文
共 50 条
  • [1] Dynamic Dual Quantization-Domain Decoding for NR LDPC Codes
    Kim, Taehyun
    Park, JooSung
    2021 IEEE 93RD VEHICULAR TECHNOLOGY CONFERENCE (VTC2021-SPRING), 2021,
  • [2] Dynamic Dual Quantization-Domain Self-Corrected LDPC Decoder
    Kim, Taehyun
    Park, JooSung
    2021 IEEE 18TH ANNUAL CONSUMER COMMUNICATIONS & NETWORKING CONFERENCE (CCNC), 2021,
  • [3] Low-Power LDPC Decoding Based on Iteration Prediction
    Zhang, Xinmiao
    Cai, Fang
    Shi, C. J. Richard
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [4] Low-power VLSI decoder architectures for LDPC codes
    Mansour, MM
    Shanbhag, NR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 284 - 289
  • [5] Low-Power Cooling Codes with Efficient Encoding and Decoding
    Chee, Yeow Meng
    Etzion, Tuvi
    Kiah, Han Mao
    Vardy, Alexander
    Wei, Hengjia
    2018 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2018, : 1655 - 1659
  • [6] Low-Power Cooling Codes With Efficient Encoding and Decoding
    Chee, Yeow Meng
    Etzion, Tuvi
    Kiah, Han Mao
    Vardy, Alexander
    Wei, Hengjia
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2020, 66 (08) : 4804 - 4818
  • [7] Gigabit Rate Achieving Low-Power LDPC Codes: Design and Architecture
    Abu-Surra, Shadi
    Pisek, Eran
    Henige, Thomas
    2011 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2011, : 1994 - 1999
  • [8] Low-complexity decoding of LDPC codes
    Pandya, N.
    Honary, B.
    ELECTRONICS LETTERS, 2007, 43 (18) : 990 - 991
  • [9] A Hybrid Low Complexity Decoding of LDPC Codes
    Wang, Hua
    Fan, Guangrong
    Kuang, Jingming
    ICWMMN 2010, PROCEEDINGS, 2010, : 108 - 112
  • [10] Improved layered decoding algorithms based on integer quantization for LDPC codes
    Department of Electronics Engineering, Northwestern Polytechnical University, Xi'an
    710129, China
    Xibei Gongye Daxue Xuebao, 6 (974-980):