An effective thermal circuit model for electro-thermal simulation of SOI analog circuits

被引:10
作者
Cheng, Ming-C. [1 ]
Zhang, Kun [1 ]
机构
[1] Clarkson Univ, Dept Elect & Comp Engn, Potsdam, NY 13699 USA
关键词
Silicon on insulator technology; Self-heating; Characteristic thermal length; Electro-thermal simulation; Interconnect thermal network; Current mirror; THIN-BOX; DEVICES; MOSFETS; PERFORMANCE; CONDUCTIVITY; TEMPERATURE; TRANSISTORS;
D O I
10.1016/j.sse.2011.03.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physics-based thermal circuit model is developed for electro-thermal simulation of SOI analog circuits. The circuit model integrates a non-isothermal device thermal circuit with interconnect thermal networks and is validated with high accuracy against finite element simulations in different layout structures. The non-isothermal circuit model is implemented in BSIMSOI to account for self-heating effect (SHE) in a Spice simulator, and applied to electro-thermal simulation of an SOI cascode current mirror constructed using different layouts. Effects of layout design on electric and thermal behaviors are investigated in detail. Influences of BOX thickness are also examined. It has been shown that the proposed non-isothermal approach is able to effectively account for influences of layout design, self-heating, high temperature gradients along the islands, interconnect temperature distributions, thermal coupling, and heat losses via BOX and interconnects, etc., in SOI current mirror structures. The model provides basic concepts and thermal circuits that can be extended to develop an effective model for electro-thermal simulation of SOI analog ICs. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 25 条
[11]   Electrical properties of SOI n-MOSFETs under nonisothermal lattice temperature [J].
Kim, JY ;
Park, YJ ;
Min, HS .
SOLID-STATE ELECTRONICS, 1997, 41 (04) :567-573
[12]   Modeling and analysis of self-heating in FinFET devices for improved circuit and EOS/ESD performance [J].
Kolluri, Seshadri ;
Endo, Kazuhiko ;
Suzuki, Eiichi ;
Banerjee, Kaustav .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :177-+
[13]   Modelling of self-heating effect in thin SOI and Partial SOI LDMOS power devices [J].
Lim, HT ;
Udrea, F ;
Garner, DM ;
Milne, WI .
SOLID-STATE ELECTRONICS, 1999, 43 (07) :1267-1280
[14]   Thermal conductivity measurements of ultra-thin single crystal silicon layers [J].
Liu, WJ ;
Asheghi, M .
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2006, 128 (01) :75-83
[15]   High-performance undoped-body 8-nm-thin SOI field-effect transistors [J].
Majumdar, Amlan ;
Ren, Zhibin ;
Sleight, Jeffrey W. ;
Dobuzinsky, David ;
Holt, Judson R. ;
Venigalla, Raj ;
Koester, Steven J. ;
Haensch, Wilfried .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (05) :515-517
[16]   Optimal UTB FD/SOI device structure using thin BOX for sub-50-nm SRAM design [J].
Mukhopadhyay, S ;
Kim, K ;
Wang, X ;
Frank, DJ ;
Oldiges, P ;
Chuang, CT ;
Roy, K .
IEEE ELECTRON DEVICE LETTERS, 2006, 27 (04) :284-287
[17]   Threshold-voltage control of AC performance degradation-free FD SOI MOSFET with extremely thin BOX using variable body-factor scheme [J].
Ohtou, Tetsu ;
Yokoyama, Kouki ;
Shimizu, Ken ;
Nagumo, Toshiharu ;
Hiramoto, Toshiro .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (02) :301-307
[18]   Silicon on thin BOX: A new paradigm of the CMOSFET for low-power and high-performance application featuring wide-range back-bias control [J].
Tsuchiya, R ;
Horiuchi, M ;
Kimura, S ;
Yamaoka, M ;
Kawahara, I ;
Maegawa, S ;
Ipposhi, T ;
Ohji, Y ;
Matsuoka, H .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :631-634
[19]   Measurement of thermal conductivity of silicon dioxide thin films using a 3ω method [J].
Yamane, T ;
Nagai, N ;
Katayama, S ;
Todoki, M .
JOURNAL OF APPLIED PHYSICS, 2002, 91 (12) :9772-9776
[20]   SRAM circuit with expanded operating margin and reduced stand-by leakage current using thin-BOX FD-SOI transistors [J].
Yamaoka, Masanao ;
Tsuchiya, Ryuta ;
Kawahara, Takayuki .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) :2366-2372