Analysis and Design of Energy and Slew Aware Subthreshold Clock Systems

被引:9
作者
Tolbert, Jeremy R. [1 ]
Zhao, Xin [1 ]
Lim, Sung Kyu [1 ]
Mukhopadhyay, Saibal [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
Design automation; reliability; system analysis and design; MINIMUM; SKEW;
D O I
10.1109/TCAD.2011.2144595
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we analyze the effect of clock slew in subthreshold circuits. Specifically, we address the issue that variations in clock slew at the register control can cause serious timing violations. We show that clock slew variations can cause frequency targets to deviate by as much as 28% from the design goals. Based on these observations, we recognize the importance of clock slew control in subthreshold circuits. We propose a systematic approach to design the clock tree for subthreshold circuits to reduce the clock slew variations while minimizing the energy dissipation in the tree. The combined approach, including the wire sizing and dynamic nodal capacitance control, can achieve better slew control (and better timing control) at lower energy in subthreshold circuits.
引用
收藏
页码:1349 / 1358
页数:10
相关论文
共 25 条
  • [1] On the skew-bounded minimum-buffer routing tree problem
    Albrecht, C
    Kahng, AB
    Liu, B
    Mandoiu, II
    Zelikovsky, AZ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (07) : 937 - 945
  • [2] Minimum buffered routing with bounded capacitive load for slew rate and reliability control
    Alpert, CJ
    Kahng, AB
    Liu, B
    Mandoiu, II
    Zelikovsky, AZ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 241 - 253
  • [3] [Anonymous], IEEE T ELECT DEVICES
  • [4] [Anonymous], Predictive technology model (ptm)
  • [5] Boese K. D., 1992, Proceedings of Fifth Annual IEEE International ASIC Conference and Exhibit (Cat. No.92TH0475-4), P17, DOI 10.1109/ASIC.1992.270316
  • [6] Characterizing and modeling minimum energy operation for subthreshold circuits
    Calhoun, BH
    Chandrakasan, A
    [J]. ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 90 - 95
  • [7] CMOS CIRCUIT SPEED AND BUFFER OPTIMIZATION
    HEDENSTIERNA, N
    JEPPSON, KO
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (02) : 270 - 281
  • [8] Fast algorithms for slew-constrained minimum cost buffering
    Hu, Shiyan
    Alpert, Charles J.
    Hu, Jiang
    Karandikar, Shrirang K.
    Li, Zhuo
    Shi, Weiping
    Sze, C. N.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 2009 - 2022
  • [9] Intel, Intel Products
  • [10] Jackson M. A. B., 1990, 27th ACM/IEEE Design Automation Conference. Proceedings 1990 (Cat. No.90CH2894-4), P573, DOI 10.1109/DAC.1990.114920