Demonstration of a Novel Two Source Region Tunnel FET

被引:53
作者
Bagga, Navjeet [1 ]
Kumar, Anil [1 ]
Dasgupta, Sudeb [1 ]
机构
[1] IIT Roorkee, Dept Elect & Commun Engn, Microelect & VLSI Grp, Roorkee 247667, Uttar Pradesh, India
关键词
Band-to-band tunneling (BTBT); isolator oxide (IO); silicon-on-insulator (SOI); subthreshold slope (SS); tunnel FET (TFET); FIELD-EFFECT TRANSISTORS; ANALYTICAL-MODEL; GATE; PERFORMANCE; TFET;
D O I
10.1109/TED.2017.2759898
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel silicon-on-insulator (SOI)-based tunnel FET (TFET) with two source regions (TSRs) is proposed and investigated by Sentaurus simulation. The incorporation of the TSR in the SOI platform augmented the effective tunneling area between source-channel junctions and hence boosts the drive current of the device. To restrain the leakage current at a lower value, we have introduced an isolator oxide which avoids the direct coupling of the source and the drain. The typical figure of merit of any device is its I-ON/I-OFF ratio, which is similar to 9 x 10(10) of our proposed structure. The impact of various device geometry variations has been studied and optimized accordingly through extensive simulation. We have also benchmarked our proposed TSR-TFET results with the modified L-shaped TFET, line tunneling-basedTFET, and point tunneling-based TFET and procured better results over all the reference devices.
引用
收藏
页码:5256 / 5262
页数:7
相关论文
共 31 条
  • [1] Controlling Ambipolar Current in Tunneling FETs Using Overlapping Gate-on-Drain
    Abdi, Dawit B.
    Kumar, M. Jagadesh
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2014, 2 (06): : 187 - 190
  • [2] A Novel VDSAT Extraction Method for Tunnel FETs and Its Implication on Analog Design
    Acharya, Abhishek
    Dasgupta, Sudeb
    Anand, Bulusu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) : 629 - 633
  • [3] [Anonymous], SENT TCAD VER 2014 0
  • [4] Band-to-band tunneling in carbon nanotube field-effect transistors
    Appenzeller, J
    Lin, YM
    Knoch, J
    Avouris, P
    [J]. PHYSICAL REVIEW LETTERS, 2004, 93 (19) : 196805 - 1
  • [5] Avci UE, 2013, IEEE INT ELECT DEVIC
  • [6] Tunnel Field-Effect Transistors: Prospects and Challenges
    Avci, Uygar E.
    Morris, Daniel H.
    Young, Ian A.
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03): : 88 - 95
  • [7] Performance Evaluation of a Novel GAA Schottky Junction (GAASJ) TFET with Heavily Doped Pocket
    Bagga, Navjeet
    Kumar, Anil
    Bhattacharjee, A.
    Dasgupta, S.
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 : 545 - 552
  • [8] Surface Potential and Drain Current Analytical Model of Gate All Around Triple Metal TFET
    Bagga, Navjeet
    Dasgupta, Sudeb
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) : 606 - 613
  • [9] An Analytical Model for Tunnel Barrier Modulation in Triple Metal Double Gate TFET
    Bagga, Navjeet
    Sarkar, Subir Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2136 - 2142
  • [10] Spacer Engineering-Based High-Performance Reconfigurable FET With Low OFF Current Characteristics
    Bhattacharjee, A.
    Saikiran, M.
    Dutta, A.
    Anand, B.
    Dasgupta, S.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2015, 36 (05) : 520 - 522