Lead Zirconium Titanate (PZT)-Based Gate-All-Around Negative-Capacitance Junctionless Nanowire FET for Distortionless Low-Power Applications

被引:5
|
作者
Singh, Sarabdeep [1 ]
Singh, Shradhya [2 ]
Kumar, Naveen [1 ]
Singh, Navaneet Kumar [3 ]
Ranjan, Ravi [1 ]
Anand, Sunny [4 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol, Dept Elect & Commun, VLSI Design Lab, Jalandhar 144011, Punjab, India
[2] Lok Nayak Jai Prakash Inst Technol, EEE Dept, Chapra, Bihar, India
[3] VBU, Univ Coll Engn & Technol UCET, ECE Dept, Hazaribagh 825301, Jharkhand, India
[4] Amity Univ, Noida, Uttar Pradesh, India
关键词
Junctionless nanowire FET (JLNWFET); negative capacitance (NC); ferroelectric material (FE); PZT; interface trapped charge (ITC); FIELD-EFFECT TRANSISTORS; INTERFACE-TRAP CHARGES; TUNNEL FET; ELECTRICAL CHARACTERISTICS; ANALOG/RF PERFORMANCE; MOSFETS; SIMULATION; IMPACT; OXIDE;
D O I
10.1007/s11664-021-09277-w
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A negative-capacitance (NC)-induced junctionless gate-all-around (GAA) nanowire field-effect transistor (FET) is proposed by deploying the ferroelectric material (FE) lead zirconium titanate (PZT) between the gate electrode and metal, referred to as the NC JLNWFET. The FE material is used as a gate dielectric in addition to a high-K dielectric. The PZT gate stacking develops a negative capacitance owing to the alignment of dipoles with biasing, which is responsible for improving the direct-current (DC) and linearity performance compared with the conventional JLNWFET. The parameters I-ON, I-OFF, I-ON/I-OFF, and V-th are considered for the DC analysis, whereas g(m), g(m2), g(m3), and VIP2 are considered for the linearity analysis. The results show that I-ON and the I-ON/I-OFF ratio are improved in the NC JLNWFET by a factor of 12.5 and 6.38. The impact of design parameters such as the channel doping, drain voltage, and interface trap charge on the electrical performance and linearity parameters is analyzed in detail. The improvement in the linearity results in a distortionless structure. The high I-ON/I-OFF ratio and low V-th of the proposed structure mitigate the static and dynamic power in digital circuits and make the device suitable for use in low-power applications. Thus, the proposed NC JLNWFET can be used in distortionless and low-power applications.
引用
收藏
页码:196 / 206
页数:11
相关论文
共 27 条
  • [21] Adiabatic 4:2 Compressors Based on 10-nm Gate-All-Around CNTFET for Low-Power Computing
    Fiyuzi, Javad
    Akbar, Reza
    Taheri, Mohammadreza
    Moaiyeri, Mohammad Hossein
    Safaei, Farshad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (08) : 1222 - 1234
  • [22] Analysis of Nanoscale Short Channel Effects in Cylindrical Gate-All-Around Junctionless FETs and Performance Enhancement with GaAs and III-V Materials for Low-Power, High Frequency Applications
    Srivastava, Pooja
    Upadhyaya, Aditi
    Yadav, Shekhar
    Negi, Chandra Mohan Singh
    Singh, Arvind Kumar
    ELECTRONICS, 2025, 14 (06):
  • [23] Performance optimization of high-K GAA-PZT negative capacitance FET MFIS silicon nanowire for low power RFIC and analog applications
    Kumar, Vivek
    Maurya, Ravindra Kumar
    Rawat, Gopal
    Mummaneni, Kavicharan
    PHYSICA SCRIPTA, 2023, 98 (11)
  • [24] Performance Investigation of SRAM Cells Based on Gate-all-around (GAA) Si Nanowire Transistor for Ultra-low Voltage Applications
    Ou, Jiaojiao
    Huang, Ru
    Liu, Yuchao
    Wang, Runsheng
    Wang, Yangyuan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 823 - 825
  • [25] Investigation of Core-Shell Junctionless Gate-Stack DG-FET in Low-Power Applications Using Charge-Based Modeling
    Chattopadhyay, Ankush
    Bose, Chayanika
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (01) : 157 - 170
  • [26] Nanowire FETs for Low Power CMOS Applications Featuring Novel Gate-All-Around Single Metal FUSI Gates with Dual Φm and VT Tune-ability
    Jiang, Y.
    Liow, T. Y.
    Singh, N.
    Tan, L. H.
    Lo, G. Q.
    Chan, D. S. H.
    Kwong, D. L.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 869 - +
  • [27] Improving subthreshold slope in Si/InAs/Ge junctionless tunneling FET-based biosensor by using asymmetric gate oxide thickness for low-power applications: A numerical simulation study
    Vadizadeh, Mahdi
    Fallahnejad, Mohammad
    Sotoodeh, Pegah
    Ejlali, Reyhaneh
    Azadmanesh, Mahdis
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2023, 292