Self-aligned blocking integration demonstration for critical sub-30-nm pitch Mx level patterning with EUV self-aligned double patterning

被引:4
|
作者
Raley, Angelique [1 ]
Lee, Joe [2 ]
Smith, Jeffrey T. [1 ]
Sun, Xinghua [1 ]
Farrell, Richard A. [1 ]
Shearer, Jeffrey [2 ]
Xu, Yongan [2 ]
Ko, Akiteru [1 ]
Metz, Andrew W. [1 ]
Biolsi, Peter [1 ]
Devilliers, Anton [1 ]
Arnold, John [2 ]
Felix, Nelson [2 ]
机构
[1] Tokyo Electron Ltd, Albany, NY 12205 USA
[2] IBM Res, Semicond Technol Res, Albany, NY USA
来源
关键词
self-aligned block; EUV; self-aligned double patterning; multicolor; line edge roughness; line width roughness; power spectral density;
D O I
10.1117/1.JMM.18.1.011002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report a sub-30-nm pitch self-aligned double patterning (SADP) integration scheme with EUV lithography coupled with self-aligned block technology targeting the back end of line metal line patterning applications for logic nodes beyond 5 nm. The integration demonstration is a validation of the scalability of a previously reported flow, which used 193-nm immersion SADP targeting a 40-nm pitch with the same material sets (Si3N4 mandrel, SiO2 spacer, spin on carbon, spin on glass). The multicolor integration approach is successfully demonstrated and provides a valuable method to address overlay concerns and, more generally, edge placement error as a whole for advanced process nodes. Unbiased line edge roughness (LER)/line width roughness (LWR) analysis comparison between EUV SADP and 193-nm immersion SADP shows that both integrations follow the same trend throughout the process steps. While EUV SADP shows increased LER after mandrel pull, metal hardmask open, and dielectric etch compared to 193-nm immersion SADP, the final process performance is matched in terms of LWR (1.08-nm 3 sigma unbiased) and is 6% higher than 193-nm immersion SADP for average unbiased LER. Using EUV, SADP enables almost doubling the line density while keeping most of the remaining processes and films unchanged and provides a compelling alternative to other multipatterning integrations, which present their own sets of challenges. (C) 2018 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Self-Aligned Blocking Integration Demonstration for Critical sub 30nm pitch Mx Level Patterning with EUV self-aligned double patterning
    Raley, Angelique
    Lee, Joe
    Smith, Jeffrey T.
    Sun, Xinghua
    Farrell, Richard A.
    Shearer, Jeffrey
    Xu, Yongan
    Ko, Akiteru
    Metz, Andrew W.
    Biolsi, Peter
    Devilliers, Anton
    Arnold, John
    Felix, Nelson
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VII, 2018, 10589
  • [2] Self-Aligned Blocking Integration Demonstration for Critical sub 40nm pitch Mx Level Patterning
    Raley, Angelique
    Mohanty, Nihar
    Sun, Xinghua
    Farrell, Richard A.
    Smith, Jeffrey T.
    Ko, Akiteru
    Metz, Andrew W.
    Biolsi, Peter
    Devilliers, Anton
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VI, 2017, 10149
  • [3] Decomposition Strategies for Self-Aligned Double Patterning
    Ma, Yuansheng
    Sweis, Jason
    Bencher, Chris
    Dai, Huixiong
    Chen, Yongmei
    Cain, Jason P.
    Deng, Yunfei
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [4] Self-Aligned Double-Patterning Aware Legalization
    Xiang, Hua
    Nam, Gi-Joon
    Tellez, Gustavo
    Ramji, Shyam
    Xu, Xiaoqing
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1145 - 1150
  • [5] Self-Aligned Block and Fully Self-Aligned Via for iN5 Metal 2 Self-Aligned Quadruple Patterning
    Vincent, Benjamin
    Franke, Joern-Holger
    Juncker, Aurelie
    Lazzarino, Frederic
    Murdoch, Gayle
    Halder, Sandip
    Ervin, Joseph
    EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY IX, 2018, 10583
  • [6] Self-Aligned Double Patterning (SADP) Layout Decomposition
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 103 - 109
  • [7] Self-Aligned Double and Quadruple Patterning Layout Principle
    Nakayama, Koichi
    Kodama, Chikaaki
    Kotani, Toshiya
    Nojima, Shigeki
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [8] Self-aligned Quadruple Patterning Integration using spacer on spacer pitch splitting at the resist level for sub 32nm pitch applications
    Raley, Angelique
    Thibaut, Sophie
    Mohanty, Nihar
    Subhadeep, Kal
    Nakamura, Satoru
    Ko, Akiteru
    O'Meara, David
    Tapily, Kandabara
    Consiglio, Steve
    Biolsi, Peter
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING V, 2016, 9782
  • [9] Understanding the Critical Challenges of Self-Aligned Octuple Patterning
    Yu, Ji
    Xiao, Wei
    Kang, Weiling
    Chen, Yijian
    OPTICAL MICROLITHOGRAPHY XXVII, 2014, 9052
  • [10] Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148