共 50 条
- [1] Self-Aligned Blocking Integration Demonstration for Critical sub 30nm pitch Mx Level Patterning with EUV self-aligned double patterning ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VII, 2018, 10589
- [2] Self-Aligned Blocking Integration Demonstration for Critical sub 40nm pitch Mx Level Patterning ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VI, 2017, 10149
- [3] Decomposition Strategies for Self-Aligned Double Patterning DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
- [4] Self-Aligned Double-Patterning Aware Legalization PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1145 - 1150
- [5] Self-Aligned Block and Fully Self-Aligned Via for iN5 Metal 2 Self-Aligned Quadruple Patterning EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY IX, 2018, 10583
- [6] Self-Aligned Double Patterning (SADP) Layout Decomposition 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 103 - 109
- [7] Self-Aligned Double and Quadruple Patterning Layout Principle DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
- [8] Self-aligned Quadruple Patterning Integration using spacer on spacer pitch splitting at the resist level for sub 32nm pitch applications ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING V, 2016, 9782
- [9] Understanding the Critical Challenges of Self-Aligned Octuple Patterning OPTICAL MICROLITHOGRAPHY XXVII, 2014, 9052
- [10] Redundant Via Insertion in Self-Aligned Double Patterning DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148