VHDL-based design and design methodology for reusable high performance direct digital frequency synthesizers

被引:0
|
作者
Janiszewski, I [1 ]
Hoppe, B [1 ]
Meuth, H [1 ]
机构
[1] FH Darmstadt, Fachbereich Elektrotechn, D-64295 Darmstadt, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design methodologies for high performance Direct Digital Frequency Synthesizers (DDFS) are described. Traditional look-up tables (LUT) for sine and cosine are merged with CORDIC-interpolation into a hybrid architecture. This implements DDFS-systems with high resolution without being specific to a particular target technology. Amplitude constants were obtained from mathematical trigonometric functions of the IEEE math - real package. These constants were then written via simulation of a VHDL model into a fully synthesizable package. Systematic and detailed studies varying the synthesizer's inherent parameters lead to a design optimum of the LUT/CORDIC-ratio, which minimizes power and silicon area for a given clock frequency.
引用
收藏
页码:573 / 578
页数:6
相关论文
共 50 条
  • [1] A VHDL-based design methodology for asynchronous circuits
    Tan, Sun-Yen
    Huang, Wen-Tzeng
    WSEAS Transactions on Circuits and Systems, 2010, 9 (05): : 315 - 324
  • [2] Teaching Freshmen VHDL-Based Digital Design
    Madanayake, Arjuna
    Wijenayake, Chamith
    Joshi, Rimesh M.
    Grover, Jim
    Carletta, Joan
    Adams, Jay
    Hartley, Tom
    Ogunfunmi, Tokunbo
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2701 - 2704
  • [3] A VHDL-based methodology to develop high performance servo drivers
    Pimentel, JCG
    Le-Huy, H
    IAS 2000 - CONFERENCE RECORD OF THE 2000 IEEE INDUSTRY APPLICATIONS CONFERENCE, VOLS 1-5, 2000, : 1505 - 1512
  • [4] The design of the VHDL-based circle buffer
    Zheng, X.
    Yang, R.
    Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2001, 29 (07): : 58 - 61
  • [5] A VHDL-Based Modeling of Network Interface Card Buffers: Design and Teaching Methodology
    Garay, Godofredo R.
    Tchernykh, Andrei
    Drozdov, Alexander Yu.
    Novikov, Sergey V.
    Vladislavlev, Victor E.
    HIGH PERFORMANCE COMPUTER APPLICATIONS, 2016, 595 : 250 - 273
  • [6] Novel approach to the design of direct digital frequency synthesizers based on linear interpolation
    Langlois, JMP
    Al-Khalili, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (09) : 567 - 578
  • [7] Considerations for phase accumulator design for direct digital frequency synthesizers
    Betowski, DJ
    Beiu, V
    PROCEEDINGS OF 2003 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS & SIGNAL PROCESSING, PROCEEDINGS, VOLS 1 AND 2, 2003, : 176 - 179
  • [8] VHDL-based system-level design methodology for multimedia signal processing applications
    Varga, L
    Kozma, R
    Kun, A
    Hosszú, G
    Kovács, F
    Schneider, C
    MELECON 2000: INFORMATION TECHNOLOGY AND ELECTROTECHNOLOGY FOR THE MEDITERRANEAN COUNTRIES, VOLS 1-3, PROCEEDINGS, 2000, : 814 - 817
  • [9] VHDL-Based FPGA/CPLD Design Optimization Research
    Pang, Xuemin
    Yu, Daojie
    Guo, Yuhua
    Zhou, Changlin
    MECHATRONICS AND INTELLIGENT MATERIALS II, PTS 1-6, 2012, 490-495 : 860 - 864
  • [10] DIGITAL FREQUENCY SYNTHESIZERS - DESIGN HISTORY
    MARTIN, DJ
    EVERS, AF
    ELECTRONICS AND POWER, 1972, 18 (NFEB): : 38 - &