A New Method to Enhance Performance of Digital Frequency Measurement and Minimize the Clock Skew

被引:7
作者
Kumar, N. Suresh [1 ]
KotiReddy, D. V. Rama [2 ]
机构
[1] GITAM Univ, Dept IT, Visakhapatnam 530045, Andhra Pradesh, India
[2] Andhra Univ, Coll Engn, Visakhapatnam 530003, Andhra Pradesh, India
关键词
Clock skew; direct memory access; frequency measurement; pipeline; programmable interrupt controller; relative error; DMA TRANSFER METHOD; WIDE-RANGE SPEED;
D O I
10.1109/JSEN.2011.2119371
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There are different ways to measure frequency. But in most of the methods the systems are failed to provide good sensitivity or to maintain constant relative errors. This paper presents a new wide-range speed measurement method, using the direct memory access (DMA) terminal count register. The measure ends are interfaced with DMA channels through pipelines to improve hit ratio. Here hit ratio indicates the exact identification of encoder pulses without any fail or miss. The DMA method is based on pulses counting in the constant sampling time at terminal count stop pin of a DMA controller. A pipe line technology is built in the system to reduce the data losses during not ready sequence of DMA operations. But the conventional pipeline system is facing problems due to improper synchronization of clock pulses. This is a universal problem in all the digital systems mostly called jitter or skew. In most of the digital systems the propagation of information mainly controlled on the basis of clock pulses. In most of the digital systems the clock skew decreases the performance of the digital systems. Here a new system is implemented in the path of the clock to remove or reduce the clock skew.
引用
收藏
页码:2421 / 2425
页数:5
相关论文
共 15 条
[2]   Wave-pipelining: A tutorial and research survey [J].
Burleson, WP ;
Ciesielski, M ;
Klass, F ;
Liu, WT .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (03) :464-474
[3]  
CENZO CD, 1976, IEEE T IND ELECTRON, V23, P83
[4]  
Cotton L., 1969, AFIPS Spring Joint Computer Conference, P581
[5]   Clock distribution networks in synchronous digital integrated circuits [J].
Friedman, EG .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :665-692
[6]  
GAY CT, 1994, IEEE T COMPUT AID D, V13, P987
[7]   A MICROPROCESSOR-BASED INCREMENTAL SERVO SYSTEM WITH VARIABLE STRUCTURE [J].
LIN, SC ;
TSAI, SJ .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1984, 31 (04) :313-316
[8]   DIGITAL METHOD FOR DC MOTOR SPEED CONTROL [J].
MALONEY, TJ ;
ALVARADO, FL .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1976, 23 (01) :44-46
[9]   DIGITAL INSTANTANEOUS FREQUENCY METER [J].
MCCARTHY, EP .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1979, 28 (03) :224-226
[10]   A MICROPROCESSOR-CONTROLLED HIGH-ACCURACY WIDE-RANGE SPEED REGULATOR FOR MOTOR-DRIVES [J].
OHMAE, T ;
MATSUDA, T ;
KAMIYAMA, K ;
TACHIKAWA, M .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1982, 29 (03) :207-211