DESIGN OF EFFICIENT COPLANAR 1-BIT COMPARATOR CIRCUIT IN QCA TECHNOLOGY

被引:34
作者
Shiri, Ahmadreza [1 ]
Rezai, Abdalhossein [1 ]
Mahmoodian, Hamid [1 ]
机构
[1] ACECR Inst Higher Educ, Isfahan Branch, Esfahan 84175443, Iran
关键词
comparator; quantum-dot cellular automata; high-performance design; coplanar circuit; ARCHITECTURE;
D O I
10.2298/FUEE1901119S
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
QCA technology is an emerging and promising technology for implementation of digital circuits in nano-scale. The comparator circuits play an important role in digital circuits. In this work, a new and efficient coplanar 1-bit comparator circuit is proposed and evaluated in the QCA technology. The designed coplanar 1-bit QCA comparator circuit is constructed based on majority gate, XNOR gate and inverter gate that are designed carefully. The functionality of the designed coplanar 1-bit QCA comparator circuit is verified by using QCADesigner version 2.0.3. The obtained results indicate that the designed 1-bit QCA comparator circuit requires 0.03 mu m(2) area and 38 QCA cells. It also has 0.5 clock cycles delay. The comparison demonstrates that the designed QCA comparator circuit provides improvements in comparison with other QCA comparator circuits in terms of effective area, cell count, and delay as well as cost.
引用
收藏
页码:119 / 128
页数:10
相关论文
共 19 条
  • [1] Optimized design and performance analysis of novel comparator and full adder in nanoscale
    Abdullah-Al-Shafi, Md.
    Bahar, Ali Newaz
    [J]. COGENT ENGINEERING, 2016, 3 (01):
  • [2] Akter R., 2017, INT J COMPUT APPL, V109, P41
  • [3] Arani I. Edrisi, 2018, J COMPUT ELECT
  • [4] Bahar A. N., 2018, ALEXANDRIA ENG J
  • [5] Bahrepour Davoud, 2015, International Journal of Information and Electronics Engineering, V5, P406, DOI 10.7763/IJIEE.2015.V5.568
  • [6] Towards coplanar quantum-dot cellular automata adders based on efficient three-input XOR gate
    Balali, Moslem
    Rezai, Abdalhossein
    Balali, Haideh
    Rabiei, Faranak
    Emadi, Saeid
    [J]. RESULTS IN PHYSICS, 2017, 7 : 1389 - 1395
  • [7] Balali M, 2017, 2017 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE), P13, DOI 10.1109/ISCAIE.2017.8074941
  • [8] Balashkov M. V., 2018, INT J ADV MANUF TECH, P1, DOI [10.1109/SOSG.2018.8350570, DOI 10.1109/SOSG.2018.8350570]
  • [9] Bhoi BK, 2017, INT J GRID DISTRIB, V10, P33, DOI 10.14257/ijgdc.2017.10.9.03
  • [10] Novel low power reversible binary incrementer design using quantum-dot cellular automata
    Das, Jadav Chandra
    De, Debashis
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 10 - 23