共 19 条
- [1] Optimized design and performance analysis of novel comparator and full adder in nanoscale [J]. COGENT ENGINEERING, 2016, 3 (01):
- [2] Akter R., 2017, INT J COMPUT APPL, V109, P41
- [3] Arani I. Edrisi, 2018, J COMPUT ELECT
- [4] Bahar A. N., 2018, ALEXANDRIA ENG J
- [5] Bahrepour Davoud, 2015, International Journal of Information and Electronics Engineering, V5, P406, DOI 10.7763/IJIEE.2015.V5.568
- [7] Balali M, 2017, 2017 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE), P13, DOI 10.1109/ISCAIE.2017.8074941
- [8] Balashkov M. V., 2018, INT J ADV MANUF TECH, P1, DOI [10.1109/SOSG.2018.8350570, DOI 10.1109/SOSG.2018.8350570]
- [9] Bhoi BK, 2017, INT J GRID DISTRIB, V10, P33, DOI 10.14257/ijgdc.2017.10.9.03