Dynamic and partial reconfiguration of Zynq 7000 under Linux

被引:0
|
作者
Al Kadi, Muhammed [1 ]
Rudolph, Patrick [1 ]
Goehringer, Diana [1 ]
Huebner, Michael [1 ]
机构
[1] Ruhr Univ Bochum, Bochum, Germany
来源
2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG) | 2013年
关键词
dynamic and partial reconfiguration; Zynq; 7000; FPGA; ZedBoard; Linux;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Dynamic and partial reconfiguration is a well-known technique to update the configuration of a field programmable gate array (FPGA) at runtime. Xilinx FPGAs support this feature which enables extensive research in this domain. However, until today the usage and exploitation of partial reconfiguration has a hurdle. The complex development process, as well as the required control at runtime keeps this technique away from many applications where it would be beneficial and lead to a reduction of costs and power consumption since a smaller FPGA can host more hardware modules due to a temporal partition and configuration in a time sequence. This paper shows an approach using the novel Zynq FPGA architecture from Xilinx. The partial reconfiguration is usable with a Linux realized on the dual core ARM 9 processor. A reconfigurable area provides space for accelerators which can be loaded and updated at runtime.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A Dynamic Partial Reconfiguration Design for Camera systems
    Khalifat, Jalal
    Ebrahim, Ali
    Adetomi, Adewale
    Arslan, Tughrul
    2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [42] Enabling Dynamic and Partial Reconfiguration in Xilinx SDSoC
    Kalb, Tobias
    Goehringer, Diana
    2016 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG16), 2016,
  • [43] Petri Net Dynamic Partial Reconfiguration in FPGA
    Bukowiec, Arkadiusz
    Doligalski, Michal
    COMPUTER AIDED SYSTEMS THEORY, PT 1, 2013, 8111 : 436 - 443
  • [44] Design of an Attention Detection System on the Zynq-7000 SoC
    Schwiegelshohn, Fynn
    Huebner, Michael
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [45] Zynq 7000 series FPGA based Efficient DTMF detection
    Bhavanam, S. Nagakishore
    Siddaiah, P.
    Reddy, P. Ramana
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 1202 - 1208
  • [46] Interfacing USRP Kit With Zynq-7000 Evaluation Kit
    Khaled, Khadija
    Osama, Chaymaa
    Osama, Mahetab
    Magdy, Heba
    Mahmoud, Heba
    Hossam, Yara
    Hosny, Sherif
    Mostafa, Hassan
    2019 8TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2019,
  • [47] Internal and External Bitstream Relocation for Partial Dynamic Reconfiguration
    Corbetta, Simone
    Morandi, Massimo
    Novati, Marco
    Santambrogio, Marco Domenico
    Sciuto, Donatella
    Spoletini, Paola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (11) : 1650 - 1654
  • [48] Power consumption models for the use of dynamic and partial reconfiguration
    Bonamy, R.
    Bilavarn, S.
    Chillet, D.
    Sentieys, O.
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (08) : 860 - 872
  • [49] Dynamic Management of Multikernel Multithread Accelerators Using Dynamic Partial Reconfiguration
    Rodriguez, Alfonso
    Valverde, Juan
    de la Torre, Eduardo
    Riesgo, Teresa
    2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [50] Online Bandwidth Reduction Using Dynamic Partial Reconfiguration
    Najmabadi, Seyyed Mahdi
    Wang, Zhe
    Baroud, Yousef
    Simon, Sven
    2016 IEEE 24TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2016, : 168 - 171