A CMOS ADSL codec for central office applications

被引:8
作者
Siniscalchi, PP [1 ]
Pitz, JK
Hester, RK
DeSoto, SM
Wang, MS
Sridharan, S
Halbach, RL
Richardson, D
Bright, W
Sarraj, MM
Hellums, JR
Betty, CL
Westphal, G
机构
[1] Texas Instruments Inc, Dallas, TX 75266 USA
[2] Broadcom, Addison, TX 75001 USA
[3] Texas Instruments Inc, San Jose, CA 95124 USA
关键词
analog integrated circuits; asymmetric digital subscriber line (ADSL); broadband communication; CMOS integrated circuits; codecs; digital filters; subscriber lines; subscriber loops;
D O I
10.1109/4.910474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A CMOS central office codec that supports Full Rate and G.Lite asymmetric digital subscriber line (ADSL) transmission is described. The transmit channel consists of application-dependent digital filters, a 14-bit, 8.832-MSample/s current steering DAC, a 1.104-MHz analog filter, and a programmable attenuator. Due to extensive on-chip digital signal processing, the codec complies with the ADSL transmit power spectral density standards without external filtering. The receive channel contains -17.5 to 33.5 dB of programmable gain staggered strategically across three stages, a 138-kHz analog low-pass filter, a 14-bit, 2.208-MSample/s pipeline ADC, and a digital 138-kHz low-pass filter. The receive channel has a wide input range that can accommodate large line voltages present at the line hybrid circuit. The IC occupies 55.2 mm(2) and dissipates 450 mW from a 3.3-V supply.
引用
收藏
页码:356 / 365
页数:10
相关论文
共 12 条
[1]  
*ANSI, 1995, T1413 ANSI
[2]  
CONROY C, 1999, ISSCC FEB, P240
[3]  
CORNIL JP, 1999, ISSCC DIG TECH PAPER, P238
[4]   A LOW-POWER 12-B ANALOG-TO-DIGITAL CONVERTER WITH ON-CHIP PRECISION TRIMMING [J].
DEWIT, M ;
TAN, KS ;
HESTER, RK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :455-461
[5]   Analog front end IC for category I & II ADSL [J].
Guido, J ;
Leung, V ;
Kenney, J ;
Trackim, J ;
Agrillo, A ;
Zimany, E ;
Shariatdoust, R .
2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, :178-181
[6]  
HESTER R, 1999, ISSCC, P242
[7]  
Hester RK, 1999, ANALOG CIRCUIT DESIGN, P49
[8]   CODEC for echo-canceling, full-rate ADSL modems [J].
Hester, RK ;
Padgett, D ;
Richardson, D ;
Bright, W ;
Sarraj, MM ;
Nabicht, JT ;
Agah, MD ;
Bellaouar, A ;
Chaudhry, I ;
Hellums, JR ;
Islam, K ;
Loloee, A ;
Tsay, CY ;
Westphal, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1973-1985
[9]   A 4 channel analog front end for central office ADSL modems [J].
Kenney, J ;
Sabouri, F ;
Leung, V ;
Guido, J ;
Zimany, E ;
Agrillo, A ;
Trackim, J ;
Khoury, J ;
Shariatdoust, R .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :307-310
[10]   A BiCMOS analog front-end circuit for an FDM-based ADSL system [J].
Langford, DS ;
Tesch, BJ ;
Williams, BE ;
Nelson, GR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (09) :1383-1393