High Speed FFT Processor Design using Radix-24 Pipelined Architecture

被引:0
作者
Badar, Swapnil [1 ]
Dandekar, D. R. [1 ]
机构
[1] BDCE, Dept Elect Engn, Sevagram 442302, Wardha, India
来源
2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC) | 2015年
关键词
FFT; Radix-2(4) Pipeline feed forward architecture; VHDL; Xilinx;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper present a design of Fast Fourier Transform (FFT) processor for high speed DSP application like OFDM based communication systems such as digital audio and video broadcasting (DAB & DVB), asymmetric digital subscriber loop (ADSL), where the basic need of this type of application is high speed processing on data. We designed high speed FFT processor with pipelined architecture which is efficient in terms of latency, with using fastest processing elements. In FFT processing, there are number of complex multiplication & addition operation. Multipliers takes more time for calculation therefore it increases the delay of FFT processor, hence the performance of processing element depends mostly on multipliers. We have designed the processing element i.e. floating point multiplier using two different types of fixed point multipliers, CSA multiplier which is conventionally high speed multiplier & Vedic multiplier based on Vedic mathematics. We have done the comparative analysis of CSA multiplier & Vedic multiplier on Xilinx 13.1i with Spartan-6 device (xc6slx100t-4-fgg900). Using these we have designed radix-24 pipelined architecture FFT processor.
引用
收藏
页码:1050 / 1055
页数:6
相关论文
共 23 条
[1]  
AKHTER S, 2007, IEEE C, P472
[2]  
Alberto Vite Frias Jose, 2005, P IEEE REC COMP FPGA, P131
[3]  
[Anonymous], 2012, 2012 INT C COMM INF
[4]  
BAAS BM, 1999, IEEE J SOLID STATE C, V34
[5]   High-throughput VLSI architecture for FFT computation [J].
Cheng, Chao ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) :863-867
[6]  
Durga Tiwari honey, 2008, PROC INT SOC DESIGN, P65, DOI DOI 10.1109/SOCDC.2008.4815685
[7]  
Garrido Mario, 2013, IEEE T VLSI SYSTEMS, V21
[8]   Design and implementation of a 1024-point pipeline FFT processor [J].
He, S ;
Torkelson, M .
IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, :131-134
[9]   Design of an efficient FFT processor for OFDM systems [J].
Jiang, HN ;
Luo, HW ;
Tian, JF ;
Song, WT .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (04) :1099-1103
[10]   High-Speed Test of a Radix-2 Butterfly Processing Element for Fast Fourier Transforms Using SFQ Circuits [J].
Miyaoka, Fumishige ;
Kainuma, Toshiki ;
Shimamura, Yasuhiro ;
Yamanashi, Yuki ;
Yoshikawa, Nobuyuki .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) :823-826