SoC: Simulation and damping of power supply noise

被引:0
作者
Rauscher, J [1 ]
Pfleiderer, HJ [1 ]
机构
[1] Univ Ulm, Dept Microelect, D-89081 Ulm, Germany
来源
SMART STRUCTURES, DEVICES, AND SYSTEMS II, PT 1 AND 2 | 2005年 / 5649卷
关键词
simultaneous switching noise; delta I-noise; power integrity;
D O I
10.1117/12.582345
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The analysis of full-chip IR and di/dt drop as well as package and on-chip resonance is very important for the system-on-chip design. Algorithms to optimize power distribution networks (PDNs) iteratively require fast methods to estimate the power supply noise. Additionally an efficient way to provide the complex input data for such a simulation is required. The simulation method used is based on a macromodel of the off-chip power supply and a 2D signal line model of the on-chip PDN. The on-chip PDN gets discretized in 2D signal line cells. We use admittance functions in each direction instead of resistances and inductances for these cells. Therefore, the frequency dependence due to the multiple return paths in different layers and further high frequency effects can be incorporated. One of the merits of this approach is that these admittance functions, which may vary all over the chip, can be efficiently calculated with a model order reduction algorithm directly from a Partial Element Equivalent Circuit (PEEC) model. The currents of the nonlinear devices are modeled as time varying current sources in parallel to capacitances and conductances. We use a fast transient simulation algorithm closely related to the Finite-Difference Time-Domain schemes to simulate the model. The method is well suited for iterative design improvements and irregular power grids. Combining the macromodel of the off-chip PDN with the reduced order model of the IC we investigate the effect of damping resistors and the possibility to optimize the power integrity, by increasing the damping resistors.
引用
收藏
页码:85 / 92
页数:8
相关论文
共 12 条
[1]  
HU H, 2003, IEEE T COMPUTER AIDE, V22
[2]   Sensitivity analysis of generic on-chip ΔI-noise simulation methodology [J].
Huber, A ;
Kemmler, B ;
Klink, E .
SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, :35-38
[3]  
KOZHAYA JN, 2001, P ICCAD NOV
[4]   Resonance and damping in CMOS circuits with on-chip decoupling capacitance [J].
Larsson, P .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (08) :849-858
[5]  
LEE YM, 2003, P DATE
[6]  
ODABASIOGLU A, 1998, IEEE T COMPUTER AIDE, V17
[7]  
PAECH A, 2003, P 7 IEEE WORKSH SIGN
[8]  
RAUSCHER J, 2004, P 8 IEEE WORKSH SIGN
[10]  
VISWESWARIAH C, 2001, IEEE T COMPUT AID D, V9, P679