Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter

被引:9
作者
Lee, Hyun-Jun [1 ]
Woo, Tae-gyeom [1 ]
Kim, Sungmin [2 ]
Yoon, Young-Doo [1 ]
机构
[1] Hanyang Univ, Dept Automot Engn, Seoul 04763, South Korea
[2] Hanyang Univ, ERICA Campus, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Voltage control; Pulse width modulation; Inverters; Delay effects; Windup; Delays; Capacitors; Antiwindup loop; carrier-based pulsewidth modulation (CBPWM); digital delay; multilevel converter; neutral-point (NP) voltage balancing; three-level inverter; MULTILEVEL CONVERTERS; PWM SCHEME; OSCILLATIONS;
D O I
10.1109/TIA.2021.3084914
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article proposes an improved neutral-point voltage balancing control (NPVBC) with time delay compensation and an antiwindup loop based on a dynamic change limit for a three-level neutral-point clamped (NPC) voltage-source inverter. NPVBC is essential for a three-level NPC inverter since it has a separate dc link. In an NPVBC based on the carrier-based pulsewidth modulation (CBPWM), the neutral-point (NP) voltage is regulated by synthesizing the NP current. The conventional NP voltage balancing controller is designed as a proportional-integral controller; however, time delays due to the digital control and pulsewidth modulation, and antiwindup loop were not considered despite the fact that digital control delay disturbs the accurate synthesis of NP current and the windup phenomenon may appear on the regulator since synthesizable NP current range can be limited by operating condition. To solve these problems, this article proposes improvement methods for NPVBC with digital delay compensation and an antiwindup loop based on CBPWM. Analysis on the effect of digital delay is described, and the time delays compensation method is proposed. Furthermore, an NP voltage balancing controller with an antiwindup loop is proposed along with an analysis of the synthesizable NP current range. With the proposed method, NP voltage ripples can be reduced, and control stability of the NPVBC can be greatly improved by preventing the windup phenomenon that may occur when the inverter output is insufficient. To verify the proposed methods, simulations and experiments, including elevator tower test, were conducted, and the results verify the effectiveness of the proposed methods.
引用
收藏
页码:4970 / 4980
页数:11
相关论文
共 50 条
  • [31] Balancing control of neutral-point voltage for three-level T-type inverter based on hybrid variable virtual space vector
    Zhou, Jiancheng
    Cheng, Shanmei
    Hu, Zhenyu
    Liu, Jiang
    IET POWER ELECTRONICS, 2020, 13 (04) : 744 - 750
  • [32] Improved Model Predictive Current Control for Three-Phase Three-Level Converters With Neutral-Point Voltage Ripple and Common Mode Voltage Reduction
    Yang, Yong
    Chen, Rong
    Fan, Mingdi
    Xiao, Yang
    Zhange, Xinan
    Norambuena, Margarita
    Rodriguez, Jose
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 2021, 36 (04) : 3053 - 3062
  • [33] A Hybrid Modulation Method With the Maximum Controllable Range of the Neutral-Point Current for Three-Level NPC
    Dong, Zhiqiang
    Wang, Chenchen
    Cheng, Qian
    IEEE TRANSACTIONS ON TRANSPORTATION ELECTRIFICATION, 2022, 8 (04) : 4444 - 4455
  • [34] PWM Modulation for a Three-Level Inverter with Neutral-Point Balancing for a Permanent Magnet Synchronous Machine
    Brueske, Stephan
    Fuchs, Friedrich W.
    2015 17TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'15 ECCE-EUROPE), 2015,
  • [35] Improved Virtual Space Vector Modulation Scheme for the Reduced Switch Count Three-Level Inverter With Balanced and Unbalanced Neutral-Point Voltage Conditions
    Qin, Changwei
    Li, Xiaoyan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (02) : 2092 - 2104
  • [36] Analyses, Modeling, and SVPWM Control of a Three-Level T-NPC Inverter to Reduce Common-Mode Voltage Under Open-Circuit Fault in a Neutral-Point Switch
    Le, Hong-Phong Nguyen
    Pham, Khoa Dang
    Nguyen, Nho-Van
    IEEE ACCESS, 2024, 12 : 104708 - 104727
  • [37] Time-Offset Injection Method for Neutral-Point AC Ripple Voltage Reduction in a Three-Level Inverter
    Lee, June-Seok
    Lee, Kyo-Beum
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (03) : 1931 - 1941
  • [38] Novel Neutral Point Potential Balance Control Scheme for NPC Three-Level Inverter
    Gong, Bo
    Cheng, Shanmei
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL AND INFORMATION TECHNOLOGIES FOR RAIL TRANSPORTATION: ELECTRICAL TRACTION, 2016, 377 : 491 - 496
  • [39] Novel Discontinuous PWM Method of a Three-Level Inverter for Neutral-Point Voltage Ripple Reduction
    Lee, June-Seok
    Yoo, Seungjong
    Lee, Kyo-Beum
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2016, 63 (06) : 3344 - 3354
  • [40] Influence of Digital Delay on the Zero-Sequence Voltage Injection Neutral-Point Potential Balance Algorithm for Three-level NPC Inverters and Its Compensation Method
    Zhou, Xingda
    Lu, Shuai
    IEEE ACCESS, 2019, 7 : 71593 - 71606