Mobility-limiting mechanisms in single and dual channel strained Si/SiGe MOSFETs

被引:5
作者
Olsen, SH [1 ]
Dobrosz, P
Escobedo-Cousin, E
Bull, SJ
O'Neill, AG
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
[2] Newcastle Univ, Sch Chem Engn & Adv Mat, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
来源
MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY | 2005年 / 124卷
关键词
strained Si; mobility; single-channel; dual-channel; MOSFETs;
D O I
10.1016/j.mseb.2005.08.121
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Dual channel strained Si/SiGe CMOS architectures currently receive great attention due to maximum performance benefits being predicted for both n- and p-channel MOSFETs. Epitaxial growth of a compressively strained SiGe layer followed by tensile strained Si can create a high mobility buried hole channel and a high mobility surface electron channel on a single relaxed SiGe virtual substrate. However, dual channel n-MOSFETs fabricated using a high thermal budget exhibit compromised mobility enhancements compared with single channel devices, in which both electron and hole channels form in strained Si. This paper investigates the mobility-limiting mechanisms of dual channel structures. The first evidence of increased interface roughness due to the introduction of compressively strained SiGe below the tensile strained Si channel is presented. Interface corrugations degrade electron mobility in the strained Si. Roughness measurements have been carried out using AFM and TEM. Filtering AFM images allowed roughness at wavelengths pertinent to carrier transport to be studied and the results are in agreement with electrical data. Furthermore, the first comparison of strain measurements in the surface channels of single and dual channel architectures is presented. Raman spectroscopy has been used to study channel strain both before and after processing and indicates that there is no impact of the buried SiGe layer on surface macrostrain. The results provide further evidence that the improved performance of the single channel devices fabricated using a high thermal budget arises from improved surface roughness and reduced Ge diffusion into the Si channel. (c) 2005 Elsevier B.V. All rights reserved.
引用
收藏
页码:107 / 112
页数:6
相关论文
共 50 条
  • [41] Growth of high-quality relaxed SiGe films with an intermediate Si1-yCy layer for strained Si n-MOSFETs
    Chen, P. S.
    Lee, S. W.
    Liao, K. F.
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2006, 130 (1-3): : 194 - 199
  • [42] Simulation of Nanoscale Dual-channel Strained Si/Strained Si1-yGey/Relaxed Si1-xGex PMOSFET
    Thien, Yu Chan
    Kang, Eng Siew
    Ismail, Razali
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 97 - 101
  • [43] The Comparison of Current Ratio ION/IOFF and Mobility Between SiGe Substrate and GaAs Substrate In0.23Ga0.77As Channel MOSFETs
    Kong, Xiangting
    Liang, Renrong
    Zhou, Xuliang
    Li, Shiyan
    Wang, Mengqi
    Liu, Honggang
    Wang, Jing
    Wang, Wei
    Pan, Jiaoqing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3084 - 3087
  • [44] Analytical model of drain current of Si/SiGe heterostructure p-channel MOSFETs for circuit simulation
    Bindu, B.
    DasGupta, Nandita
    DasGupta, Amitava
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (06) : 1411 - 1419
  • [45] Errors Limiting Split-CV Mobility Extraction Accuracy in Buried-Channel InGaAs MOSFETs
    Morassi, Luca
    Verzellesi, Giovanni
    Zhao, Han
    Lee, Jack C.
    Veksler, Dmitry
    Bersuker, Gennadi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) : 1068 - 1075
  • [46] Impact of strained-Si thickness and Ge out-diffusion on gate oxide quality for strained-Si surface channel n-MOSFETs
    Dalapati, GK
    Chattopadhyay, S
    Kwa, KSK
    Olsen, SH
    Tsang, YL
    Agaiby, R
    O'Neill, AG
    Dobrosz, P
    Bull, SJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) : 1142 - 1152
  • [47] Study of Mobility Limiting Mechanisms in (0001) 4H and 6H-SiC MOSFETs
    Naik, H.
    Chow, T. P.
    SILICON CARBIDE AND RELATED MATERIALS 2010, 2011, 679-680 : 595 - 598
  • [48] Invited: Limiting factors of inversion layer mobility in Si-face 4H-SiC MOSFETs
    Noguchi, M.
    Iwamatsu, T.
    Amishiro, H.
    Watanabe, H.
    Miura, N.
    Kita, K.
    2019 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK2019), 2019, : 57 - 62
  • [49] Equivalent Circuit Modeling of Dual Channel Vertical Strained SiGe Impact Ionization MOSFET (DC-VESIMOS)
    Saad, Ismail
    Syazana, Andee Hazwani B.
    Seng, Bun C.
    Zuhir, Mohd H.
    Bolong, N.
    2015 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2015, : 615 - 619
  • [50] Strain relaxation mechanisms in compressively strained thin SiGe-on-insulator films grown by selective Si oxidation
    Gunji, Marika
    Marshall, Ann F.
    McIntyre, Paul C.
    JOURNAL OF APPLIED PHYSICS, 2011, 109 (01)