Area-Efficient Temporally Hardened by Design Flip-Flop Circuits

被引:29
作者
Matush, Bradley I. [1 ]
Mozdzen, Thomas John [1 ]
Clark, Lawrence T. [1 ]
Knudsen, Jonathan E. [2 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Adv Micro Devices Inc, Austin, TX 78735 USA
关键词
Design automation; flip-flops; radiation hardening; sequential logic circuits; SINGLE EVENT UPSET; MICROCIRCUITS; TECHNOLOGIES; MITIGATION; DICE;
D O I
10.1109/TNS.2010.2077311
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two temporally hardened master-slave flip-flops are presented. Both designs utilize master latches containing Muller C-elements and dual redundant temporal hardening, as well as spatially interleaved circuits in both the master and slave latches to obtain large critical node spacing for immunity to multiple node charge collection. Heavy ion test results on the first flip-flop, which uses a DICE slave latch, demonstrates effectiveness of the temporal hardening approach. The second design uses a temporally hardened slave latch, which also hardens the flip-flop against clock transients. The use of automated CAD synthesis and layout techniques using these multibit flip-flops is also described, as is the hardening impact on design size and power.
引用
收藏
页码:3588 / 3595
页数:8
相关论文
共 22 条
[1]  
AMUSAN O, 2007, P IEEE INT REL PHYS, V45, P306
[2]   Radiation tolerant VLSI circuits in standard deep submicron CMOS technologies for the LHC experiments: Practical design aspects [J].
Anelli, G ;
Campbell, M ;
Delmastro, M ;
Faccio, F ;
Florian, S ;
Giraldo, A ;
Heijne, E ;
Jarron, P ;
Kloukinas, K ;
Marchioro, A ;
Moreira, P ;
Snoeys, W .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1999, 46 (06) :1690-1696
[3]  
[Anonymous], P IEEE AER C
[4]   Digital single event transient trends with technology node scaling [J].
Benedetto, J. M. ;
Eaton, P. H. ;
Mavis, D. G. ;
Gadlage, M. ;
Turflinger, T. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3462-3465
[5]   Characterizing SRAM Single Event Upset in Terms of Single and Multiple Node Charge Collection [J].
Black, J. D. ;
Ball, D. R., II ;
Robinson, W. H. ;
Fleetwood, D. M. ;
Schrimpf, R. D. ;
Reed, R. A. ;
Black, D. A. ;
Warren, K. M. ;
Tipton, A. D. ;
Dodd, P. E. ;
Haddad, N. F. ;
Xapsos, M. A. ;
Kim, H. S. ;
Friendlich, M. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) :2943-2947
[6]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[7]   Critical charge concepts for CMOS SRAMs [J].
Dodd, PE ;
Sexton, FW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1995, 42 (06) :1764-1771
[8]   Modeling of high-dose-rate transient ionizing radiation effects in bipolar devices [J].
Fjeldly, TA ;
Deng, YQ ;
Shur, MS ;
Hjalmarson, HP ;
Muyshondt, A ;
Ytterdal, T .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (05) :1721-1730
[9]   Single event transient pulsewidths in digital microcircuits [J].
Gadlage, MJ ;
Schrimpf, RD ;
Benedetto, JM ;
Eaton, PH ;
Mavis, DG ;
Sibley, M ;
Avery, K ;
Turflinger, TL .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) :3285-3290
[10]  
HANSEN D, IEEE T NUCL SCI, V56, P3542