Built-in Jitter Measurement Circuit With Calibration Techniques for a 3-GHz Clock Generator

被引:22
作者
Cheng, Kuo-Hsing [1 ]
Liu, Jen-Chieh [1 ]
Chang, Chih-Yu [2 ]
Jiang, Shu-Yu [3 ]
Hong, Kai-Wei [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, MSIC Lab, Tao Yuan 32001, Taiwan
[2] Elan Microelect Corp, Hsinchu 300, Taiwan
[3] Acer Inc, Taipei 10479, Taiwan
关键词
Auto-calibration; built-in jitter measurement (BIJM); measurement error; time amplifier; vernier ring oscillator (VRO); TO-DIGITAL CONVERTER; CMOS;
D O I
10.1109/TVLSI.2010.2052377
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a 3-GHz built-in jitter measurement (BIJM) circuit to measure clock jitter on high-speed transceivers and system-on-chip (SoC) systems. The proposed BIJM circuit adopts a high timing resolution and self-calibration techniques. To eliminate process variation effects in 3 GHz systems, this study proposes an auto-calibration technique for the self-refereed circuit and other calibration techniques for the time amplifier (TA) and vernier ring oscillator (VRO), respectively. These calibration techniques can reduce the timing resolution variation of the vernier ring oscillator and the gain variation of the TA by 66% and 65%, respectively. This reduces the timing resolution variation of BIJM by 60%. Because the vernier ring oscillator and time amplifier achieve a small timing resolution, the BIJM circuit does not need an additional jitter-free reference signal using the self-refereed circuit. This study fabricated the BIJM circuit using the UMC 90-nm CMOS process. The BIJM circuit has a power consumption measuring 11.4 mW, and its core area is 120 mu m x 320 mu m. The BIJM circuit measured the Gaussian distribution jitter at a 1.8 ps timing resolution with a 3-GHz input clock frequency.
引用
收藏
页码:1325 / 1335
页数:11
相关论文
共 23 条
  • [11] Kaminska B, 2000, EDN, V45, P161
  • [12] A 9b, 1.25 ps resolution coarse-fine time-to-digital converter in 90 nm CMOS that amplifies a time residue
    Lee, Minjae
    Abidi, Asad A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 769 - 777
  • [13] A Low-Noise Wideband Digital Phase-Locked Loop Based on a Coarse-Fine Time-to-Digital Converter With Subpicosecond Resolution
    Lee, Minjae
    Heidari, Mohammad E.
    Abidi, Asad A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) : 2808 - 2816
  • [14] A 1.5 GHz All-Digital Spread-Spectrum Clock Generator
    Lin, Sheng-You
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3111 - 3119
  • [15] A 1-ps resolution jitter-measurement macro using interpolated jitter oversampling
    Nose, Koichi
    Kajita, Mikihiro
    Mizuno, Masayuki
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2911 - 2920
  • [16] Oulmane M., 2004, P IEEE ICSSICT, P1416
  • [17] THE USE OF STABILIZED CMOS DELAY-LINES FOR THE DIGITIZATION OF SHORT-TIME INTERVALS
    RAHKONEN, TE
    KOSTAMOVAARA, JT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) : 887 - 894
  • [18] An All-Digital Self-Calibration Method for a Vernier-Based Time-to-Digital Converter
    Rashidzadeh, Rashid
    Ahmadi, Majid
    Miller, William C.
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (02) : 463 - 469
  • [19] A Delay Generation Technique for Narrow Time Interval Measurement
    Rashidzadeh, Rashid
    Muscedere, Roberto
    Ahmadi, Majid
    Miller, William C.
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (07) : 2245 - 2252
  • [20] On-chip digital jitter measurement, from megahertz to gigahertz
    Sunter, S
    Roy, A
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (04): : 314 - 321