Built-in Jitter Measurement Circuit With Calibration Techniques for a 3-GHz Clock Generator

被引:22
作者
Cheng, Kuo-Hsing [1 ]
Liu, Jen-Chieh [1 ]
Chang, Chih-Yu [2 ]
Jiang, Shu-Yu [3 ]
Hong, Kai-Wei [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, MSIC Lab, Tao Yuan 32001, Taiwan
[2] Elan Microelect Corp, Hsinchu 300, Taiwan
[3] Acer Inc, Taipei 10479, Taiwan
关键词
Auto-calibration; built-in jitter measurement (BIJM); measurement error; time amplifier; vernier ring oscillator (VRO); TO-DIGITAL CONVERTER; CMOS;
D O I
10.1109/TVLSI.2010.2052377
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a 3-GHz built-in jitter measurement (BIJM) circuit to measure clock jitter on high-speed transceivers and system-on-chip (SoC) systems. The proposed BIJM circuit adopts a high timing resolution and self-calibration techniques. To eliminate process variation effects in 3 GHz systems, this study proposes an auto-calibration technique for the self-refereed circuit and other calibration techniques for the time amplifier (TA) and vernier ring oscillator (VRO), respectively. These calibration techniques can reduce the timing resolution variation of the vernier ring oscillator and the gain variation of the TA by 66% and 65%, respectively. This reduces the timing resolution variation of BIJM by 60%. Because the vernier ring oscillator and time amplifier achieve a small timing resolution, the BIJM circuit does not need an additional jitter-free reference signal using the self-refereed circuit. This study fabricated the BIJM circuit using the UMC 90-nm CMOS process. The BIJM circuit has a power consumption measuring 11.4 mW, and its core area is 120 mu m x 320 mu m. The BIJM circuit measured the Gaussian distribution jitter at a 1.8 ps timing resolution with a 3-GHz input clock frequency.
引用
收藏
页码:1325 / 1335
页数:11
相关论文
共 23 条
  • [1] Embedded high-resolution delay measurement system using time amplification
    Abas, M. A.
    Russell, G.
    Kinniment, D. J.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (02) : 77 - 86
  • [2] Circuits for on-chip sub-nanosecond signal capture and characterization
    Abaskharoun, N
    Roberts, GW
    [J]. PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 251 - 254
  • [3] Agilent, 2007, SER ATA INT ORG VERS, P51
  • [4] A 4.8-6.4-Gb/s serial link for backplane applications using decision feedback equalization
    Balan, V
    Caroselli, J
    Chern, JG
    Chow, C
    Dadi, R
    Desai, C
    Fang, L
    Hsu, D
    Joshi, P
    Kimura, H
    Liu, CY
    Pan, TW
    Park, R
    You, C
    Zeng, Y
    Zhang, E
    Zhong, F
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1957 - 1967
  • [5] A 10-gb/s 5-tap DFE/4-tap FFE transceiver in 90-nm CMOS technology
    Bulzacchelli, John F.
    Meghelli, Mounir
    Rylov, Sergey V.
    Rhee, Woogeun
    Rylyakov, Alexander V.
    Ainspan, Herschel A.
    Parker, Benjamin D.
    Beakes, Michael P.
    Chung, Aichin
    Beukema, Troy J.
    Pepejugoski, Petar K.
    Shan, Lei
    Kwark, Young H.
    Gowda, Sudhir
    Friedman, Daniel J.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2885 - 2900
  • [6] A jitter characterization system using a component-invariant vernier delay line
    Chan, AH
    Roberts, GW
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (01) : 79 - 95
  • [7] Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement
    Hashimoto, Tetsutaro
    Yamazaki, Hirotaka
    Muramatsu, Atsushi
    Sato, Tomio
    Inoue, Atsuki
    [J]. 2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 166 - 167
  • [8] BIST for measuring clock jitter of charge-pump phase-locked loops
    Hsu, Jen-Chien
    Su, Chauchin
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (02) : 276 - 285
  • [9] An on-chip jitter measurement circuit with sub-picosecond resolution
    Jenkins, KA
    Jose, AP
    Heidel, DF
    [J]. ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 157 - 160
  • [10] A 2.5-GHz Built-in Jitter Measurement System in a Serial-Link Transceiver
    Jiang, Shu-Yu
    Cheng, Kuo-Hsing
    Jian, Pei-Yi
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (12) : 1698 - 1708