A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS

被引:17
作者
Chung, Yung-Hui [1 ]
Wu, Jieh-Tsorng [2 ,3 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Dept Elect & Comp Engn, Taipei, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
[3] Natl Chiao Tung Univ, Inst Elect, Hsinchu 30039, Taiwan
关键词
Analog-to-digital conversion (ADC); CMOS; comparator (circuits); offset calibration; subranging (sub-R) ADC; FLASH-ADC; 10-B;
D O I
10.1109/TVLSI.2014.2312211
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a digital-subranging (sub-R) analog-to-digital conversion (ADC) architecture to improve the operation speed of sub-R ADCs. Long latency between coarse and fine conversions will slow down the conventional sub-R ADCs. The proposed digital-sub-R uses digital circuits to implement the sub-R function and shorten this latency, thus benefits the CMOS scaling. Furthermore, the dynamic comparators are used to save more ADC power consumption. Their accuracy is improved by the proposed pseudodifferential offset calibration loop. The digital-sub-R also helps to reduce the dynamic offset of the fine comparators caused by the input common-mode variation. Fabricated using a 55-nm CMOS technology, the reported 8-bit 1-GS/s ADC consumes only 16 mW from a 1.2 V supply. Measured signal-to-noise ratio (SNR) and spurious free dynamic range (SFDR) are 46 and 55 dB, respectively. Measured effective number of bits (ENOB) is seven bits at 10-MHz input frequency. At Nyquist input, the ENOB performance of 6.3 bits is still maintained. Its figure-of-merit is 197-fJ/conversion-step.
引用
收藏
页码:557 / 566
页数:10
相关论文
共 31 条
  • [1] Alpman Erkan, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P76, DOI 10.1109/ISSCC.2009.4977315
  • [2] A 75-mW, 10-b, 20-MSPS CMOS subranging ADC with 9.5 effective bits at Nyquist
    Brandt, BP
    Lutsky, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) : 1788 - 1795
  • [3] Chi-Hang Chan, 2012, 2012 IEEE Symposium on VLSI Circuits, P86, DOI 10.1109/VLSIC.2012.6243802
  • [4] CHOI M, 2008, VLSI CIRC 2008 IEEE, P16
  • [5] A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2217 - 2226
  • [6] A 6-bit 3.5-GS/s 0.9-V 98-mW Flash ADC in 90-nm CMOS
    Deguchi, Kazuaki
    Suwa, Naoko
    Ito, Masao
    Kumamoto, Toshio
    Miki, Takahiro
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) : 2303 - 2310
  • [7] Very low-voltage digital-audio ΔΣ modulator with 88-dB dynamic range using local switch bootstrapping
    Dessouky, M
    Kaiser, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 349 - 355
  • [8] AN 8-MHZ CMOS SUBRANGING 8-BIT A/D CONVERTER
    DINGWALL, AGF
    ZAZZU, V
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) : 1138 - 1143
  • [9] Hashemi S., 2013, 2013 4th IEEE PES Innovative Smart Grid Technologies Europe (ISGT Europe), P1, DOI DOI 10.1109/ISGTEUROPE.2013.6695447
  • [10] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858