A Mostly Digital VCO-Based CT-SDM With Third-Order Noise Shaping

被引:58
作者
Babaie-Fishani, Amir [1 ,2 ]
Rombouts, Pieter [1 ]
机构
[1] Univ Ghent, Elect & Informat Syst Dept, B-9052 Ghent, Belgium
[2] Caeleste, B-2800 Mechelen, Belgium
关键词
Analog-to-digital converter (ADC); low-voltage design; quantization noise shaping; ring oscillator; sigma-delta modulator; time-domain signal processing; voltage-controlled oscillator (VCO); DELTA-SIGMA MODULATOR; MHZ BANDWIDTH; ADC; DB; DESIGN; FOM;
D O I
10.1109/JSSC.2017.2688364
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the architectural concept and implementation of a mostly digital voltage-controlled oscillator-analog- to-digital converter (VCO-ADC) with third-order quantization noise shaping. The system is based on the combination of a VCO and a digital counter. It is shown how this combination can function as a continuous-time integrator to form a high-order continuous-time sigma-delta modulator (CT-SDM). The counter consists only of digital building blocks, and the VCOs are implemented using ring oscillators, which are also digital-friendly. No traditional analog blocks, such as opamps, OTAs, or comparators, are used. As a proof of concept, we have implemented a third-order VCO-based CT-SDM for a 10-MHz bandwidth in the low-power version of a 65-nm CMOS technology. This prototype shows a measured performance of 71/66.2/62.5-dB DR/SNR/SNDR at a 10-MHz bandwidth while consuming 1.8 mW from a 1.0-V analog and 1.9 mW from a 1.2-V digital supply. With digital calibration, the nonlinearity could be pushed below the noise level, leading to an improved peak SNDR of 66 dB.
引用
收藏
页码:2141 / 2153
页数:13
相关论文
共 35 条
[1]  
[Anonymous], 2015, 2015 IEEE CUST INT C
[2]  
[Anonymous], 2014, PROC IEEE S VLSI CIR, DOI DOI 10.1109/VLSIC.2014.6858395
[3]   Design of a low-voltage op-amp-less ASDM to linearise VCO-ADC [J].
Babaie-Fishani, A. ;
Rombouts, P. .
ELECTRONICS LETTERS, 2016, 52 (11) :911-912
[4]   Highly linear VCO for use in VCO-ADCs [J].
Babaie-Fishani, A. ;
Rombouts, P. .
ELECTRONICS LETTERS, 2016, 52 (04) :268-269
[5]   True high-order VCO-based ADC [J].
Babaie-Fishani, A. ;
Rombouts, P. .
ELECTRONICS LETTERS, 2015, 51 (01) :23-U53
[6]   A 4 GHz Continuous-Time ΔΣ ADC With 70 dB DR and-74 dBFS THD in 125 MHz BW [J].
Bolatkale, Muhammed ;
Breems, Lucien J. ;
Rutten, Robert ;
Makinwa, Kofi A. A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :2857-2868
[7]   Multirate Cascaded Discrete-Time Low-Pass ΔΣ Modulator for GSM/Bluetooth/UMTS [J].
Bos, Lynn ;
Vandersteen, Gerd ;
Rombouts, Pieter ;
Geis, Arnd ;
Morgado, Alonso ;
Rolain, Yves ;
Van der Plas, Geert ;
Ryckaert, Julien .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1198-1208
[8]  
Burns M., 2001, OXFORD SERIES ELECT
[9]   A 0.02mm2 65nm CMOS 30MHz BW All-Digital Differential VCO-based ADC with 64dB SNDR [J].
Daniels, Jorg ;
Dehaene, Wim ;
Steyaert, Michiel ;
Wiesbauer, Andreas .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :155-+
[10]   A Continuous Time Multi-Bit ΔΣ ADC Using Time Domain Quantizer and Feedback Element [J].
Dhanasekaran, Vijay ;
Gambhir, Manisha ;
Elsayed, Mohamed M. ;
Sanchez-Sinencio, Edgar ;
Silva-Martinez, Jose ;
Mishra, Chinmaya ;
Chen, Lei ;
Pankratz, Erik J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) :639-650