The role of sub-interpolation for Delay-Line Time-to-Digital Converters in FPGA devices

被引:38
作者
Lusardi, Nicola [1 ]
Garzetti, Fabio [1 ]
Geraci, Angelo [1 ]
机构
[1] Politecn Milan, DEIB, Via Golgi 40, I-20133 Milan, Italy
关键词
Time-to-Digital Conversion; TDC; FPGA; Sub-interpolation; Calibration;
D O I
10.1016/j.nima.2018.11.100
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Most of the Time-to-Digital Converters (TDCs) implemented in Field Programmable Gate Array (FPGA) devices are based on Tapped Delay Lines (TDLs). This solution makes mandatory the implementation of sub-interpolation procedures in the processing flow in order to mitigate effects of the different characteristics of the FPGA resources used. Specifically, we focus issues of the sub-interpolation topic also still outstanding and realize the experimental comparison of the state-of-art techniques, providing design rules for their optimal implementation. According to the host electronic device, the paper reveals the design rules to get the best performance, by using known sub-interpolation techniques but introducing criteria of choice and design procedures never presented in literature. These are fundamental for the most proper and useful application of sub-interpolation techniques in designing high-performance TDCs.
引用
收藏
页码:204 / 214
页数:11
相关论文
共 33 条
[11]  
[Anonymous], 2008, TOP WORKSH EL PART P
[12]  
[Anonymous], STEPPED UP TREE ENCO
[13]  
[Anonymous], P 2014 IEEE NUCL SCI
[14]  
[Anonymous], 2016, P 2016 IEEE NUCL SCI
[15]  
[Anonymous], IEEE T NUCL SCI
[16]  
[Anonymous], DIGITAL INTEGRATED C
[17]  
[Anonymous], NOVEL 10 PS RESOLUTI
[18]   The characterization and application of a low resource FPGA-based time to digital converter [J].
Balla, Alessandro ;
Beretta, Matteo Mario ;
Ciambrone, Paolo ;
Gatta, Maurizio ;
Gonnella, Francesco ;
Iafolla, Lorenzo ;
Mascolo, Matteo ;
Messi, Roberto ;
Moricciani, Dario ;
Riondino, Domenico .
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2014, 739 :75-82
[19]  
Bayer E, 2011, IEEE NUCL SCI CONF R, P876, DOI 10.1109/NSSMIC.2011.6154560
[20]   A High-Resolution (< 10 ps RMS) 48-Channel Time-to-Digital Converter (TDC) Implemented in a Field Programmable Gate Array (FPGA) [J].
Bayer, Eugen ;
Traxler, Michael .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) :1547-1552