A 2 GHz Fractional-N Digital PLL with 1b Noise Shaping ΔΣ TDC

被引:28
作者
Jee, Dong-Woo [1 ]
Seo, Young-Hun [1 ]
Park, Hong-June [1 ]
Sim, Jae-Yoon [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect & Elect Engn, Pohang 790784, Kyungbuk, South Korea
关键词
Delta-sigma modulator; digital PLL; fractional-N PLL; frequency synthesizer; noise-shaping; phase noise; time-to-digital converter; CHARGE-PUMP; SYNTHESIZER; CONVERTER; DESIGN; ADPLL;
D O I
10.1109/JSSC.2012.2185190
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power noise-shaping Delta Sigma time-to-digital converter (TDC) and its application to a fractional-N digital PLL. With a simple structure of single-delay-stage Delta modulator followed by a charge pump based Sigma modulator, a wide range of TDC input is converted to Delta Sigma modulated single bit stream without loss of signal information. The Delta Sigma architecture of TDC effectively improves the conversion performance of linearity and resolution while handling a large input range due to the operation of the dual-modulus divider. In addition, with a downscaling of the amount of the single delay in Delta modulator, the signal and noise transfer characteristics of TDC can be profiled to suppress the out-band noises at the input to the loop filter, resulting in easy filtering without any extra noise cancelling scheme. The DPLL is fabricated with a 0.13 mu m CMOS technology. With a loop bandwidth of 1 MHz, DPLL shows an in-band phase noise of -107 dBc/Hz at 500 kHz offset and an out-of-band phase noise of -118.5 dBc/Hz at 3 MHz offset. The TDC consumes 1 mA.
引用
收藏
页码:875 / 883
页数:9
相关论文
共 17 条
[1]   Design and analysis of an ultrahigh-speed glitch-free fully differential charge pump with minimum output current variation and accurate matching [J].
Cheng, Shanfeng ;
Tong, Haitao ;
Silva-Martinez, Jose ;
Karsilayan, Aydin Ilker .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :843-847
[2]   A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line [J].
Dudek, P ;
Szczepanski, S ;
Hatfield, JV .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :240-247
[3]  
Fang JH, 2007, IEEE INT SYMP CIRC S, P1689
[4]   A Low-Noise Wide-BW 3.6-GHz Digital ΔΣ Fractional-N Frequency Synthesizer With a Noise-Shaping Time-to-Digital Converter and Quantization Noise Cancellation [J].
Hsu, Chun-Ming ;
Straayer, Matthew Z. ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2776-2786
[5]  
Jee D.-W., 2011, P VLSI CIRC S JUN, P116
[6]   Design procedure for all-digital phase-locked loops based on a charge-pump phase-locked-loop analogy [J].
Kratyuk, Volodymyr ;
Hanumolu, Pavan Kumar ;
Moon, Un-Ku ;
Mayaram, Kartikeya .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (03) :247-251
[7]   A low noise, wideband digital phase-locked loop based on a new Time-to-Digital Converter with subpicosecond resolution [J].
Lee, Minjae ;
Heidari, Mohammad E. ;
Abidi, Asad A. .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :112-113
[8]   A 1 GHz ADPLL With a 1.25 ps Minimum-Resolution Sub-Exponent TDC in 0.18 μm CMOS [J].
Lee, Seon-Kyoo ;
Seo, Young-Hun ;
Park, Hong-June ;
Sim, Jae-Yoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2874-2881
[9]  
Lin J., 2004, ISSCC FEB
[10]  
Schreier R., 2004, UNDERSTANDING DELTA