A single-chip digitally calibrated 5.15-5.825-GHz 0.18-μm CMOS transceiver for 802.11a wireless LAN

被引:88
作者
Vassiliou, I [1 ]
Vavelidis, K
Georgantas, T
Plevridis, S
Haralabidis, N
Kamoulakos, G
Kapnistis, C
Kavadias, S
Kokolakis, Y
Merakos, P
Rudell, JC
Yamanaka, A
Bouras, S
Bouras, I
机构
[1] Athena Semicond, Fremont, CA 94538 USA
[2] Athena Semicond SA, Athens 17455, Greece
[3] Berkana Wireless, Campbell, CA 95008 USA
关键词
5; GHz; 802.11a; digital calibration; direct conversion; orthogonal frequency division multiplexing (OFDM); RF CMOS; RF transceiver; system-on-a-chip (SOC); wireless; wireless LAN(WLAN);
D O I
10.1109/JSSC.2003.819086
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The drive for cost reduction has led to the use of CMOS technology in the implementation of highly integrated radios. This paper presents a single-chip 5-GHz fully integrated direct conversion transceiver for IEEE 802.11a WLAN systems, manufactured in 0.18-mum CMOS. The IC features an innovative system architecture which takes advantage of the computing resources of the digital companion chip in order to eliminate I/Q mismatch and achieve accurately matched baseband filters. The integrated voltage-controlled oscillator and synthesizer achieve an integrated phase noise of less than 0.8degrees rms. The receiver has an overall noise figure of 5.2 dB and achieves sensitivity of -75 dBm at 54-Mb/s operation, both referred to the IC input. The transmit error vector magnitude is -33 dB at -5-dBm output power from the integrated power-amplifier driver amplifier. The transceiver occupies an area of 18.5 mm(2).
引用
收藏
页码:2221 / 2231
页数:11
相关论文
共 22 条
[1]  
[Anonymous], 2000, 80211A1999 IEEE
[2]  
Bouras I, 2003, ISSCC DIG TECH PAP I, V46, P352
[3]   New methods for adaptation of quadrature modulators and demodulators in amplifier linearization circuits [J].
Cavers, JK .
IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 1997, 46 (03) :707-716
[4]   Impact of front-end non-idealities on Bit Error Rate performances of WLAN-OFDM transceivers [J].
Come, B ;
Ness, R ;
Donnay, S ;
Van der Perre, L ;
Eberle, W ;
Warmbacq, P ;
Engels, M ;
Bolsens, I .
RAWCON2000: 2000 IEEE RADIO AND WIRELESS CONFERENCE, PROCEEDINGS, 2000, :91-94
[5]   CMOS TRIODE-TRANSISTOR TRANSCONDUCTOR FOR HIGH-FREQUENCY CONTINUOUS-TIME FILTERS [J].
GATTI, U ;
MALOBERTI, F ;
PALMISANO, G ;
TORELLI, G .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1994, 141 (06) :462-468
[6]  
Geis LA, 1997, IEEE MTT-S, P1151, DOI 10.1109/MWSYM.1997.596531
[7]  
GRAY PR, 1995, PROCEEDINGS OF THE IEEE 1995 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P83, DOI 10.1109/CICC.1995.518142
[8]   Design issues in CMOS differential LC oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :717-724
[9]   Baseband filters for IS-95 CDMA receiver applications featuring digital automatic frequency tuning [J].
Khorramabadi, H ;
Tarsia, MJ ;
Woo, NS .
1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 :172-173
[10]   A 20-MHZ 6TH-ORDER BICMOS PARASITIC-INSENSITIVE CONTINUOUS-TIME FILTER AND 2ND-ORDER EQUALIZER OPTIMIZED FOR DISK-DRIVE READ CHANNELS [J].
LABER, CA ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :462-470