An Energy-Efficient 10T SRAM-based FIFO Memory Operating in Near-/Sub-threshold Regions

被引:0
|
作者
Du, Wei-Hung [1 ]
Chang, Ming-Hung [1 ]
Yang, Hao-Yi [1 ]
Hwang, Wei [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Inst Elect, Microelect & Informat Syst Res MIRC, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, an ultra-low power (ULP) 16Kb SRAM-based first-in first-out (FIFO) memory is proposed for wireless body area networks (WBANs). The proposed FIFO memory is capable of operating in ultra-low voltage (ULV) regime with high variation immunity. An ULP near-/subthreshold 10 transistors (10T) SRAM bit-cell is proposed to be the storage element for improving write variation in ULV regime and eliminate the data-dependent bit-line leakage. The proposed SRAM-based FIFO memory also features adaptive power control circuit, counter-based pointers, and a smart replica read/write control unit. The proposed FIFO is implemented to achieve a minimum operating voltage of 400mV in UMC 90nm CMOS technology. The write power is 2.09 mu W at 50kHz and the read power is 2.25 mu W at 625kHz.
引用
收藏
页码:19 / 23
页数:5
相关论文
共 29 条
  • [1] An Energy-Efficient and Robust 10T SRAM based In-Memory Computing Architecture
    Srivastava, Noopur
    Rajput, Anil Kumar
    Pattanaik, Manisha
    Kaushal, Gaurav
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 133 - 138
  • [2] Energy-Efficient Single-Ended Read/Write 10T Near-Threshold SRAM
    Abbasian, Erfan
    Sofimowloodi, Sobhan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (05) : 2037 - 2047
  • [3] Sub-threshold 10T SRAM bit cell with read/write XY selection
    Feki, Anis
    Allard, Bruno
    Turgis, David
    Lafont, Jean-Christophe
    Drissi, Faress Tissafi
    Abouzeid, Fady
    Haendler, Sebastien
    SOLID-STATE ELECTRONICS, 2015, 106 : 1 - 11
  • [4] Reconfigurable 10T SRAM for Energy-Efficient CAM Operation and In-Memory Computing
    Zhang, Zhang
    Chen, Zhihao
    Wang, Jiedong
    Xie, Guangjun
    Liu, Gang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [5] A sub-threshold 10T FinFET SRAM cell design for low-power applications
    Dolatshah, Amir
    Abbasian, Erfan
    Nayeri, Maryam
    Sofimowloodi, Sobhan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [6] Ultra-low-power and stable 10-nm FinFET 10T sub-threshold SRAM
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    MICROELECTRONICS JOURNAL, 2022, 123
  • [7] An energy-efficient 10T SRAM in-memory computing macro for artificial intelligence edge processor
    Rajput, Anil Kumar
    Pattanaik, Manisha
    Kaushal, Gaurav
    Memories - Materials, Devices, Circuits and Systems, 2023, 5
  • [8] Design of Energy-Efficient, Adaptable Throughput Systems at Near/Sub-Threshold Voltage
    Srivastav, Meeta
    Henry, M. B.
    Nazhandali, Leyla
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (01)
  • [9] An Energy-Efficient SRAM-based Charge Domain Compute In-Memory Architecture
    Singla, Anmol
    Kushwaha, Dinesh
    Aman, Gulyawar
    Chakraborty, Shubhradip
    Goel, Abhishek
    Bulusu, Anand
    Dasgupta, Sudeb
    2024 22ND IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS 2024, 2024, : 233 - 237
  • [10] Design of highly reliable energy-efficient SEU tolerant 10T SRAM cell
    Kumar, C. I.
    Anand, B.
    ELECTRONICS LETTERS, 2018, 54 (25) : 1423 - 1424