Concurrent chip-package design for 10GHz global clock distribution network

被引:0
|
作者
Shen, MG [1 ]
Zheng, LR [1 ]
Tjukanoff, E [1 ]
Isoaho, J [1 ]
Tenhunen, H [1 ]
机构
[1] Univ Turku, Dept Informat Technol, FIN-20520 Turku, Finland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As a result of the continuous downscaling of the CMOS technology, on chip frequency for high performance microprocessor will soon arrive 10GHz according to international technology roadmap for semiconductors (ITRS). In this paper, a 10GHz global clock distribution network using standing wave approach was analyzed on chip and package level. On chip level, a 10GHz standing wave oscillator (SWO) for global clock distribution network using 0.18um, 1P6M CMOS technology, is designed and analyzed. The simulation results show that the skew is well controlled (about 1ps) while the clock frequency variation is about 20% because power/ground return paths exist in different metal layers. On package level, we assume that the chip size is 20mm*20mm and flip-chip bonding technology is used. The simulation results show that the skew at random positions of the transmission line (spiral or serpentine shape) is within 10% of tau(clk) when the attenuation is about 1.5dB. For attenuation from 1.5dB to 6.7dB, the peak positions (n*lambda/2) can be used as clock node. For the mesh and plane shape, the skew is controlled within 10% of tau(clk) using standing wave method.
引用
收藏
页码:1554 / 1559
页数:6
相关论文
共 50 条
  • [41] Chip-Package Co-Design for Suppressing Parallel Resonance and Power Supply Noise
    Mido, Tatsuya
    Kobayashi, Ryota
    Kubo, Genki
    Otsuka, Hiroki
    Kobayashi, Yoshinori
    Fujii, Hideyuki
    Sudo, Toshio
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 347 - 350
  • [42] RF robustness enhancement through statistical analysis of chip-package co-design
    Duo, XZ
    Zheng, LR
    Tenhunen, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 988 - 991
  • [43] Constraint driven I/O planning and placement for chip-package co-design
    Xiong, Jinjun
    Wong, Yiu-Chung
    Sarto, Egino
    He, Lei
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 207 - 212
  • [44] Design and Modeling of Monolithic Integrated Millimeterwave Chip-Package Antennas and Wireless Communication Links
    Russer, J.
    Mukhtar, F.
    Wane, S.
    Bajon, D.
    Russer, P.
    2012 IEEE ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION (APCAP), 2012, : 211 - +
  • [45] Potentials of chip-package co-design for high-speed digital applications
    Tröster, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 423 - 424
  • [46] Chip and package co-design technique for clock networks
    Zhu, Q
    Dai, WWM
    1996 IEEE MULTI-CHIP MODULE CONFERENCE, PROCEEDINGS, 1996, : 160 - 163
  • [47] A 122GHz On-Chip 3-Element Patch Antenna Array with 10GHz Bandwidth
    Lammert, Vincent
    Hamouda, Mohamed
    Weigel, Robert
    Issakov, Vadim
    2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2020,
  • [48] Chip-Package Power Delivery Network Resonance Analysis and Co-design Using Time and Frequency Domain Analysis Techniques
    Watkins, Jonathan
    Pollayil, Jai
    Chow, Calvin
    Sarkar, Aveek
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 520 - 524
  • [49] Chip-package co-design of common emitter LNA in system-on-package with on-chip versus off-chip passive component analysis
    Duo, XZ
    Zheng, LR
    Tenhunen, H
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 55 - 58
  • [50] Design considerations for a 10GHz CMOS transmit-receive switch
    Naegle, KM
    Gupta, S
    Allstot, DJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2104 - 2107