Concurrent chip-package design for 10GHz global clock distribution network

被引:0
|
作者
Shen, MG [1 ]
Zheng, LR [1 ]
Tjukanoff, E [1 ]
Isoaho, J [1 ]
Tenhunen, H [1 ]
机构
[1] Univ Turku, Dept Informat Technol, FIN-20520 Turku, Finland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As a result of the continuous downscaling of the CMOS technology, on chip frequency for high performance microprocessor will soon arrive 10GHz according to international technology roadmap for semiconductors (ITRS). In this paper, a 10GHz global clock distribution network using standing wave approach was analyzed on chip and package level. On chip level, a 10GHz standing wave oscillator (SWO) for global clock distribution network using 0.18um, 1P6M CMOS technology, is designed and analyzed. The simulation results show that the skew is well controlled (about 1ps) while the clock frequency variation is about 20% because power/ground return paths exist in different metal layers. On package level, we assume that the chip size is 20mm*20mm and flip-chip bonding technology is used. The simulation results show that the skew at random positions of the transmission line (spiral or serpentine shape) is within 10% of tau(clk) when the attenuation is about 1.5dB. For attenuation from 1.5dB to 6.7dB, the peak positions (n*lambda/2) can be used as clock node. For the mesh and plane shape, the skew is controlled within 10% of tau(clk) using standing wave method.
引用
收藏
页码:1554 / 1559
页数:6
相关论文
共 50 条
  • [21] Analysis of VCO jitter in chip-package co-design
    Parthasarathy, H
    Nayak, G
    Mukund, PR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 181 - 184
  • [22] Efficiency design of a 10GHz CMOS oscillator
    Fu, Jeffrey S.
    Chiu, Hsien-Chin
    Ke, Po-Yu
    Feng, Wu-Shiung
    Chiang, Yi-Chyun
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 859 - 861
  • [23] A 4.6GHz resonant global clock distribution network
    Chan, SC
    Restle, PJ
    Shepard, KL
    James, NK
    Franch, RL
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 342 - 343
  • [24] Chip-Package Co-Design for Optimization of 5.8GHz LNA Performance Based on Embedded Inductors
    Sun, Haiyan
    Sun, Wenjun
    Sun, Ling
    Zhao, Jicong
    Peng, Yihong
    Fang, Jiaen
    Miao, Xiaoyong
    Wang, Honghui
    PROGRESS IN ELECTROMAGNETICS RESEARCH M, 2018, 71 : 95 - 105
  • [25] A Study of Row-Based Area-Array I/O Design Planning in Concurrent Chip-Package Design Flow
    Lee, Ren-Jie
    Chen, Hung-Ming
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (02)
  • [26] 10GHz All-Optical Gate on a Silicon Chip
    Kumar, Rajesh
    Liu, Liu
    Roelkens, Gunther
    Geluk, Erik-Jan
    de Vries, Tjibbe
    Regreny, Philippe
    Van Thourhout, Dries
    Baets, Roel
    Morthier, Geert
    2010 CONFERENCE ON OPTICAL FIBER COMMUNICATION OFC COLLOCATED NATIONAL FIBER OPTIC ENGINEERS CONFERENCE OFC-NFOEC, 2010,
  • [27] Chip-Package Thermal Co-Simulation Technique for Thermally Aware Chip Design
    Karimanal, Kamal
    2010 12TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, 2010,
  • [28] A high flexibility design for clock distribution network in system on chip
    Kao, Chi-Chou
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (01) : 51 - 63
  • [29] Upper/Lower boundary estimation of package interconnect parasitics for chip-package co-design
    Song, Eunseok
    Lee, Heeseok
    Leet, Jungtae
    Jin, Woojin
    Choi, Kiwon
    Yang, Sa-Yoon
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 573 - +
  • [30] Design & Development of 10GHz Slotted Waveguide Antenna
    Asrokin, Azhari
    Jamlus, Norman
    Alias, Dzuzlindah Muhamad
    Samingan, Ahmad Kamsani
    2012 IEEE ASIA-PACIFIC CONFERENCE ON APPLIED ELECTROMAGNETICS (APACE), 2012, : 331 - 333