Development of new power mosfets package with double-sided cooling

被引:0
作者
Ashida, Kisho [1 ]
Muto, Akira
Shimizu, Ichio
Kawano, Kenya [1 ]
Tanaka, Naotaka [1 ]
Yoneda, Nae [1 ]
机构
[1] Hitachi Ltd, Tarrytown, NY 10591 USA
来源
IPACK 2007: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2007, VOL 1 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a new packaging technology, one that uses double-sided cooling to dramatically reduce the on-resistance and thermal resistance. The main features of this technology are as follows. Both sides of the chip are soldered to copper leadframes. After that, copper leadframes soldered to the top and bottom of the chip are exposed when transfer molding encapsulates the package. There were two development problems with packaging technology. The first is how to prevent chip crack in the reflow process. The second is how to improve the fatigue life of solder during the temperature cycling. To solve these problems, we designed our package structure using an experimental design method. In particular, for the second problem, we quantitatively calculated the amount of solder fatigue fracture and the number of cycles using the solder crack propagation analysis method, because the performance of the package depends on the amount of solder fatigue fracture. As a result, we could create a condition that prevented chip crack and improved the fatigue life of solder by the twice compared to the first prototype and determined the optimum structure. We assembled a new package based on this optimum structure, and confirmed this improvement of the reliability. In addition, we measured the on-resistance and thermal resistance of this package and that of the existing package available. We found that the new package's on-resistance and thermal resistance decreased to about 70 and 80% that of the existing package respectively.
引用
收藏
页码:423 / 427
页数:5
相关论文
共 1 条
[1]  
Tanie H., 2006, T JAP SOC MECH ENG A, VA72-717, P638