Time-Multiplexed Compressed Test of SOC Designs

被引:4
作者
Kinsman, Adam B. [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON L8S 4K1, Canada
关键词
D O I
10.1109/TVLSI.2009.2021602
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we observe that the necessary amount of compressed test data transferred from the tester to the embedded cores in a system-on-a-chip (SOC) varies significantly during the testing process. This motivates a novel approach to compressed system-on-a-chip testing based on time-multiplexing the tester channels. It is shown how the introduction of a few control channels will enable the sharing of data channels, on which compressed seeds are passed to every embedded core. Through the use of modular and scalable hardware for on-chip test control and test data decompression, we define a new algorithmic framework for test data compression that is applicable to system-on-a-chip devices comprising intellectual property-protected blocks.
引用
收藏
页码:1159 / 1172
页数:14
相关论文
共 39 条
[1]  
Balakrishnan KJ, 2004, INT TEST CONF P, P936
[2]  
Balakrishnan KJ, 2004, ETS 2004: NINTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, P94
[3]  
BALAKRISHNAN KJ, 2005, P IEEE ACM DATE, V2, P1130
[4]   Concurrent application of compaction and compression for test time and data volume reduction in scan designs [J].
Bayraktaroglu, I ;
Orailoglu, A .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (11) :1480-1489
[5]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[6]   Test data compression and test resource partitioning for system-on-a-chip using frequency-directed run-length (FDR) codes [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (08) :1076-1088
[7]   Test data compression and decompression based on internal scan chains and Golomb coding [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (06) :715-722
[8]   Synchronization overhead in SOC compressed test [J].
Gonciari, PT ;
Al-Hashimi, B ;
Nicolici, N .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (01) :140-152
[9]   Variable-length input Huffman coding for system-on-a-chip test [J].
Gonciari, PT ;
Al-Hashimi, BM ;
Nicolici, N .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (06) :783-796
[10]   Reducing test application time for full scan embedded cores [J].
Hamzaoglu, I ;
Patel, JH .
TWENTY-NINTH ANNUAL INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, DIGEST OF PAPERS, 1999, :260-267