Transient Response of ESD Protection Devices for a High-Speed I/O Interface

被引:8
|
作者
Zhou, Jianchi [1 ]
Xu, Yang [1 ]
Bub, Sergej [2 ]
Holland, Steffen [2 ]
Meiguni, Javad Soleiman [3 ]
Pommerenke, David [4 ,5 ]
Beetner, Daryl G. [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Nexperia Germany GmbH, D-22529 Hamburg, Germany
[3] Amazon Lab126, Sunnyvale, CA 94089 USA
[4] Graz Univ Technol, A-8010 Graz, Austria
[5] SAL Graz EMC Lab, A-8010 Graz, Austria
基金
美国国家科学基金会;
关键词
TV; System-on-chip; Transient analysis; Integrated circuit modeling; Voltage measurement; Probes; Current measurement; Electromagnetic immunity; electrostatic discharge (ESD); integrated circuit (IC); system efficient ESD design (SEED); system-level ESD; transient-voltage suppression;
D O I
10.1109/TEMC.2022.3168855
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
System-efficient electrostatic discharge (ESD) design (SEED) models of a diode and transient voltage suppressor (TVS) were developed to study their transient response in a high-speed input/output interface. Previously reported SEED models were improved to strengthen their convergence stability and facilitate accurate predictions over a wide range of conditions. These improvements were required to accurately capture the race conditions between the TVS and on-chip diode, where the diode's turn on may prevent turn on of the TVS. Simulations and measurements were performed to demonstrate the impact of the ESD pulse's rise time on race conditions. During a race, results showed the worst-case quasi-static diode current could be twice as high for long rise-time pulses than for short rise-times where the TVS does not turn on, and on-chip diode current may be larger at low test voltages than at high test voltages where the TVS does turn on. Adding a small passive impedance between the external TVS and the on-chip diode helps the TVS turn on and reduce the current through the on-chip diode by more than 50%. Similarly, lengthening the trace between the TVS and diode could reduce on-chip diode current by up to a factor of two.
引用
收藏
页码:907 / 914
页数:8
相关论文
共 50 条
  • [31] ESD Protection Design for High-Speed Circuits in Nanoscale CMOS Process
    Lin, Chun-Yu
    Chang, Rong-Kun
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [32] A Novel ESD Protection Circuit Applied in High-speed CMOS IC
    Zhang, Bing
    Chai, Changchun
    Yang, Yintang
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 345 - 348
  • [33] A new ESD protection structure for high-speed GaAs RF ICs
    Sun, MY
    Lu, YC
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (03) : 133 - 135
  • [34] Electrical Characteristics of Novel ESD Protection Devices for I/O Clamp
    Park, Wonsuk
    Lee, Byungseok
    Kim, Dongsu
    Song, Bobae
    Koo, Yongseo
    TENCON 2012 - 2012 IEEE REGION 10 CONFERENCE: SUSTAINABLE DEVELOPMENT THROUGH HUMANITARIAN TECHNOLOGY, 2012,
  • [35] Practical approach to transient protection for high-speed interfaces
    Russell, Bill, 2000, Miller Freeman plc, United Kingdom (72):
  • [36] Practical approach to transient protection for high-speed interfaces
    Russell, B
    ELECTRONIC ENGINEERING, 2000, 72 (879): : 23 - +
  • [37] System CDM Modeling for High-Speed Interface Devices
    Groppo, Emanuele
    Gossner, Harald
    Domanski, Krzysztof
    Dua, Raj
    Gong, Jian
    Cain, Brett
    Zia, Victor
    Brederlow, Ralf
    2024 46TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD 2024, 2024,
  • [38] An off-chip ESD protection strategy for high-speed USB interfaces
    Wang, Jing-Min
    Lin, Chun-Ting
    WSEAS Transactions on Circuits and Systems, 2013, 12 (08): : 243 - 252
  • [39] A fast and efficient Model Extraction Method to predict the transient Response of ESD Protection Devices
    Ruffat, Francois
    Caignet, Fabrice
    Boyer, Alexandre
    Escudie, Fabien
    Mejecaze, Guillaume
    Puybaret, Frederic
    2022 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE 2022), 2022, : 262 - 267
  • [40] FinFET SCR Structure Optimization for High-Speed Serial Links ESD Protection
    Chu, Li-Wei
    Chang, Yi-Feng
    Su, Yu-Ti
    Chen, Kuo-Ji
    Song, Ming-Hsiang
    Lee, Jam-Wem
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,