Transient Response of ESD Protection Devices for a High-Speed I/O Interface

被引:8
|
作者
Zhou, Jianchi [1 ]
Xu, Yang [1 ]
Bub, Sergej [2 ]
Holland, Steffen [2 ]
Meiguni, Javad Soleiman [3 ]
Pommerenke, David [4 ,5 ]
Beetner, Daryl G. [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Nexperia Germany GmbH, D-22529 Hamburg, Germany
[3] Amazon Lab126, Sunnyvale, CA 94089 USA
[4] Graz Univ Technol, A-8010 Graz, Austria
[5] SAL Graz EMC Lab, A-8010 Graz, Austria
基金
美国国家科学基金会;
关键词
TV; System-on-chip; Transient analysis; Integrated circuit modeling; Voltage measurement; Probes; Current measurement; Electromagnetic immunity; electrostatic discharge (ESD); integrated circuit (IC); system efficient ESD design (SEED); system-level ESD; transient-voltage suppression;
D O I
10.1109/TEMC.2022.3168855
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
System-efficient electrostatic discharge (ESD) design (SEED) models of a diode and transient voltage suppressor (TVS) were developed to study their transient response in a high-speed input/output interface. Previously reported SEED models were improved to strengthen their convergence stability and facilitate accurate predictions over a wide range of conditions. These improvements were required to accurately capture the race conditions between the TVS and on-chip diode, where the diode's turn on may prevent turn on of the TVS. Simulations and measurements were performed to demonstrate the impact of the ESD pulse's rise time on race conditions. During a race, results showed the worst-case quasi-static diode current could be twice as high for long rise-time pulses than for short rise-times where the TVS does not turn on, and on-chip diode current may be larger at low test voltages than at high test voltages where the TVS does turn on. Adding a small passive impedance between the external TVS and the on-chip diode helps the TVS turn on and reduce the current through the on-chip diode by more than 50%. Similarly, lengthening the trace between the TVS and diode could reduce on-chip diode current by up to a factor of two.
引用
收藏
页码:907 / 914
页数:8
相关论文
共 50 条
  • [21] A novel SCR ESD protection structure with low-loading and latchup immunity for high-speed I/O pad
    Lai, CS
    Liu, MH
    Su, S
    Lu, TC
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 80 - 83
  • [22] An off-chip ESD protection for high-speed interfaces
    Notermans, Guido
    Ritter, Hans-Martin
    Utzig, Joachim
    Holland, Steffen
    Pan, Zhihao
    Wynants, Jochen
    Huiskamp, Paul
    Peters, Wim
    Laue, Burkhard
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,
  • [23] OPTIMIZED ESD PROTECTION CIRCUITS FOR HIGH-SPEED MOS VLSI
    FUJISHIN, E
    GARRETT, K
    LEVIS, MP
    MOTTA, RF
    HARTRANFT, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 594 - 596
  • [24] ESD Protection Design for High-Speed Applications in CMOS Technology
    Chen, Jie-Ting
    Lin, Chun-Yu
    Chang, Rong-Kun
    Ker, Ming-Dou
    Tzeng, Tzu-Chien
    Lin, Tzu-Chiang
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 305 - 308
  • [25] DEVICES FOR HIGH-SPEED PROTECTION FROM HIGH CURRENTS
    NOVIKOV, AA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1989, 32 (01) : 175 - 179
  • [26] ESD protection design for giga-Hz high-speed I/O interfaces in a 130-nm CMOS process
    Hsiao, Yuan-Wen
    Ker, Ming-Dou
    Chiu, Po-Yen
    Huang, Chun
    Tseng, Yuh-Kuang
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 277 - +
  • [27] Low-capacitance ESD protection design for high-speed I/O interfaces in a 130-nm CMOS process
    Hsiao, Yuan-Wen
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2009, 49 (06) : 650 - 659
  • [28] A new I/O interface architecture for high-speed data communication
    Gan, Q
    Ammar, R
    Abdallah, M
    IEEE INTERNATIONAL SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 1999, : 216 - 225
  • [29] Identification of Parameter Domain for the Design of High-Speed I/O Interface
    Kim, Seungwon
    Kim, Youngmin
    Han, Ki Jin
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 67 - 70
  • [30] Polymer composite devices stop ESD in high-speed data lines
    Colby, J
    ELECTRONIC PRODUCTS MAGAZINE, 1999, 42 (02): : 61 - 62