An Efficient VLSI Architecture of a Reconfigurable Pulse-Shaping FIR Interpolation Filter for Multistandard DUC

被引:4
|
作者
Hatai, Indranil [1 ]
Chakrabarti, Indrajit [1 ]
Banerjee, Swapna [1 ]
机构
[1] IIT Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
Digital up converter (DUC); finite-impulse response (FIR) interpolation filter; reconfigurable hardware architecture; software defined radio (SDR) system; FPGA REALIZATION; LOW-COMPLEXITY; DESIGN;
D O I
10.1109/TVLSI.2014.2321171
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief proposes a two-step optimization technique for designing a reconfigurable VLSI architecture of an interpolation filter for multistandard digital up converter (DUC) to reduce the power and area consumption. The proposed technique initially reduces the number of multiplications per input sample and additions per input sample by 83% in comparison with individual implementation of each standard's filter while designing a root-raised-cosine finite-impulse response filter for multistandard DUC for three different standards. In the next step, a 2-bit binary common subexpression (BCS)-based BCS elimination algorithm has been proposed to design an efficient constant multiplier, which is the basic element of any filter. This technique has succeeded in reducing the area and power usage by 41% and 38%, respectively, along with 36% improvement in operating frequency over a 3-bit BCS-based technique reported earlier, and can be considered more appropriate for designing the multistandard DUC.
引用
收藏
页码:1150 / 1154
页数:5
相关论文
共 50 条
  • [1] Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC
    Thomas, Sneha Mariam
    Indu, S.
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 885 - 890
  • [2] New Energy Efficient Reconfigurable FIR Filter Architecture and Its VLSI Implementation
    Ali, Naushad
    Garg, Bharat
    VLSI DESIGN AND TEST, 2017, 711 : 519 - 532
  • [3] An efficient FPGA implementation of a pulse-shaping IIR filter
    Batani, N
    Thibeault, C
    Gargour, CS
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 353 - 355
  • [4] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    2015 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING (ICASSP), 2015, : 1106 - 1110
  • [5] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513
  • [6] Area-efficient pulse-shaping 1:4 interpolated FIR filter based on LUT partitioning
    Department of Electronic Engineering, Sogang University, CPO Box 1142, Seoul, 100-611, Korea, Republic of
    Electron. Lett., 18 (1504-1505):
  • [7] Reconfigurable Interpolation Architecture for Multistandard Video Decoding
    Lee, Gwo Giun
    Tai, Tzu-Chiang
    Yang, Wei-Chiao
    Chen, Chun-Fu
    Huang, Chun-Hsi
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 84 (02): : 251 - 264
  • [8] Reconfigurable Interpolation Architecture for Multistandard Video Decoding
    Lee G.G.
    Tai T.-C.
    Yang W.-C.
    Chen C.-F.
    Huang C.-H.
    Journal of Signal Processing Systems, 2016, 84 (2) : 251 - 264
  • [9] Design of a low power consumption pulse-shaping 1:4 interpolation FIR filter for W-CDMA applications
    Ryoo, KJ
    Chong, JW
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (12) : 2627 - 2630
  • [10] Multi-Dimensional Pulse-Shaping FIR Filter for Nonlinear Interference Alignment
    Koike-Akino, Toshiaki
    Millar, David S.
    Parsons, Kieran
    Kojima, Keisuke
    2018 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2018,