A 5-GS/s 7.2-ENOB Time-Interleaved VCO-Based ADC Achieving 30.5 fJ/cs

被引:31
作者
Baert, Maarten [1 ,2 ]
Dehaene, Wim [2 ]
机构
[1] Res Fdn Flanders FWD, B-1000 Brussels, Belgium
[2] Katholieke Univ Leuven, Dept Elect Engn, ESAT MICAS, B-3001 Leuven, Belgium
关键词
Voltage-controlled oscillators; Ring oscillators; Delays; Tuning; Noise shaping; Calibration; Analog-to-digital converters (ADC); asynchronous logic; digital calibration; time interleaving; voltage-controlled oscillator (VCO)-based; VOLTAGE-CONTROLLED OSCILLATOR;
D O I
10.1109/JSSC.2019.2959484
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an eight-channel time-interleaved voltage-controlled oscillator (VCO)-based analog-to-digital converter (ADC), achieving 7.2 effective number of bits (ENOBs) at 5 GS/s in 28-nm CMOS. A high-speed ring oscillator with feedforward cross-coupling and a shared tail transistor is combined with an asynchronous counter in order to improve the resolution while minimizing the power consumption. Asynchronous double sampling is used to enable reliable sampling of the asynchronous counter state. On-chip digital calibration is used to compensate for channel mismatch and nonlinear distortion, and sampling time mismatch is corrected using tunable clock delays. With a total power consumption of just 22.7 mW, it achieves a Walden figure-of-merit (FOM) of 30.5 fJ/cs.
引用
收藏
页码:1577 / 1587
页数:11
相关论文
共 30 条
[1]  
[Anonymous], 2019, P IEEE CUST INT CIRC
[2]  
[Anonymous], ADC Performance Survey 1997-2023
[3]  
Baert M, 2019, ISSCC DIG TECH PAP I, V62, P328, DOI [10.1109/isscc.2019.8662412, 10.1109/ISSCC.2019.8662412]
[4]  
Brandao M, 2015, IEEE-RAS INT C HUMAN, P1, DOI 10.1109/HUMANOIDS.2015.7363514
[5]  
Daniels J, 2010, IEEE INT SYMP CIRC S, P1085, DOI 10.1109/ISCAS.2010.5537342
[6]  
Ding ZM, 2018, SYMP VLSI CIRCUITS, P93, DOI 10.1109/VLSIC.2018.8502440
[7]  
El-Halwagy W, 2016, IEEE ASIAN SOLID STA, P321, DOI 10.1109/ASSCC.2016.7844200
[8]  
Fang Jie., 2015, 2015 IEEE Custom Integrated Circuits Conference (CICC), P1, DOI DOI 10.1109/TCSI.2017.2661481
[9]  
Gao P, 2012, DES AUT TEST EUROPE, P1215
[10]  
Gupta AK, 2014, MIDWEST SYMP CIRCUIT, P1053, DOI 10.1109/MWSCAS.2014.6908599