Dummy filling methods for reducing interconnect capacitance and number of fills

被引:24
作者
Kurokawa, A
Kanamoto, T
Ibe, T
Kasebe, A
Fong, CW
Kage, T
Inoue, Y
Masuda, H
机构
来源
6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ISQED.2005.47
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent system-on-chip (SoC) designs, floating dummy metals inserted for planarization have created serious problems because of increased interconnect capacitance and the enormous amount of fill required. We present new methods to reduce the interconnect capacitance and the amount of dummy metals needed. These techniques include three ways of filling: 1) improved floating square fills, 2) floating parallel lines, and 3) floating perpendicular lines (with spacing between dummy metals above and below signal lines). We also present efficient simple formulas for estimating the appropriate spacing and number of fills. In our experiments, the capacitance increase using the traditional regular square method was 13.1%, while that using the methods of improved square fills, extended parallel lines, and perpendicular lines was 2.5%, 2.4%, and 1.1%, respectively. Moreover, the number of necessary dummy metals can be reduced by two orders of magnitude through use of the parallel line method.
引用
收藏
页码:586 / 591
页数:6
相关论文
共 12 条
[1]  
[Anonymous], 2003, INT TECHN ROADM SEM
[2]  
Chen Y, 2003, DES AUT CON, P22
[3]  
Cueto O, 2002, SISPAD 2002: INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, P107, DOI 10.1109/SISPAD.2002.1034528
[4]   Filling algorithms and analyses for layout density control [J].
Kahng, AB ;
Robins, G ;
Singh, A ;
Zelikovsky, A .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (04) :445-462
[5]   Efficient capacitance extraction method for interconnects with dummy fills [J].
Kurokawa, A ;
Kanamoto, T ;
Kasebe, A ;
Inoue, Y ;
Masuda, H .
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, :485-488
[6]   Electrical characterization of the copper CMP process and derivation of metal layout rules [J].
Lakshminarayanan, S ;
Wright, PJ ;
Pallinti, J .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2003, 16 (04) :668-676
[7]  
LEE KH, 2001, P IEDM DEC, P685
[8]  
Lee WS, 2003, 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P373
[9]  
PARK JK, 2002, P SISPAD, P98
[10]   The physical and electrical effects of metal-fill patterning practices for oxide chemical-mechanical polishing processes [J].
Stine, BE ;
Boning, DS ;
Chung, JE ;
Camilletti, L ;
Kruppa, F ;
Equi, ER ;
Loh, W ;
Prasad, S ;
Muthukrishnan, M ;
Towery, D ;
Berman, M ;
Kapoor, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) :665-679